From patchwork Tue Nov 24 14:00:10 2020 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Manivannan Sadhasivam X-Patchwork-Id: 331392 Delivered-To: patch@linaro.org Received: by 2002:a92:5e16:0:0:0:0:0 with SMTP id s22csp533530ilb; Tue, 24 Nov 2020 06:00:49 -0800 (PST) X-Google-Smtp-Source: ABdhPJylnAlUj37a0MQ/ftXtN34PNKB7uHCgY50MNf+SsaeiJrqyy4G4r3JoSIsNH6/NWGoNHv2q X-Received: by 2002:ac2:5208:: with SMTP id a8mr1730204lfl.206.1606226449752; Tue, 24 Nov 2020 06:00:49 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1606226449; cv=none; d=google.com; s=arc-20160816; b=S3QWVGmNYDnZig0RY2a6Tp6kUpH3lM8sYLKqMfmaYMG7JUp+tDP3mHSBNN2K2P1YYv NURnH68tHR+Wivrx9WRLdKOledl5JNoagmCBv2BTyK1I9emS1bwv5/9uc7qcBhy7Uo0X UPh/vlUYzZrviMtepYigSQG3/fxt5CkGq47k49j6SziS6gdDcChsJqUedX2gcIzZhN5H glDb1pMUIJqRyaTbSGdthWM0l+8tEwalMSrauIPQxvbrmSM2bTXg+NNhrnRMCPQI6OLw d7DgUjx8rgOCq73Ulprnfi288IONyPG9OE+6tb1jd0VL+PVi0/AiM2XU1MBY0eW99I3C YIwQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=kyhquv0mMS3CorMj+sWTTBHJOlo8433qYt9M5B8qz54=; b=WMhM8ce8W/hQBkhOEcDTPj63keAf8ajB6Ln+KgWRFrjIXe/dyxm6bHzeW0BUGLjULX dKkhRiT3FXuhKl1g7EtPY5VDgfr71E9xnBqwKmZfclAR3A3WEyiN9z1HtxaLjHxrXfW2 igyuK2WVIy/0b6n80GSzwrCgFFoTY6NCA2h1NW5iV7TF4WcSueMGFgtj7/1pm03axnVX Ubk1U8cfsOi0RWdUkXQra0cFOgasMcTMLy5QVcPcHK3SQ0xNSSLkoBb/cX6v0iKtLN3/ KBukyLKYI6VMoaCoUJjAs2ft6oZ7SLTQCAVVC2TOFrCRCsMrK0Sx2cKM5uKdApt8eD+F W7UA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="nv/b25rB"; spf=pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b25si6461032eja.463.2020.11.24.06.00.49; Tue, 24 Nov 2020 06:00:49 -0800 (PST) Received-SPF: pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="nv/b25rB"; spf=pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728162AbgKXOAk (ORCPT + 6 others); Tue, 24 Nov 2020 09:00:40 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38610 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727368AbgKXOA2 (ORCPT ); Tue, 24 Nov 2020 09:00:28 -0500 Received: from mail-pg1-x542.google.com (mail-pg1-x542.google.com [IPv6:2607:f8b0:4864:20::542]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 701DAC0617A6 for ; Tue, 24 Nov 2020 06:00:28 -0800 (PST) Received: by mail-pg1-x542.google.com with SMTP id t37so17471317pga.7 for ; Tue, 24 Nov 2020 06:00:28 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=kyhquv0mMS3CorMj+sWTTBHJOlo8433qYt9M5B8qz54=; b=nv/b25rBpLYNGQibRoKPesDWATBCnnyP2TByNC3yZ6JP5ELx27X6Z2O9tQgSXPC5LW aBziEr7bi8nTIx0FpnQsjG7xK6KolXL4MGL0Mnk3UL9FP6RvJ+GvnE9q5B/j0Zu2VNeH E8YsyeYn766BDVQNlaVrdxRWW0gdWD0mGRiaPsdOdn+3YbuPvjSuTdV+0sAnUEDVz34x d7ngE8VtsyFAJTYSqkmApwFzVl9Orrd6Ml2ZIEEPg2p8uKq0aiywhmWWDZ5sSxU4P5SZ qt0bqzNGiQmN6ZVKUa+jt+UgQUYg2SjDzagI+xHLx09AS8G8oDIqfQT+wwQU8NijCB1V zKug== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=kyhquv0mMS3CorMj+sWTTBHJOlo8433qYt9M5B8qz54=; b=A/kHbCUS2KBnCPNuVVB5lZin2sqy1HALuF0SjfbUVRzt22UcIqTzr6wL3WQUggaXj/ vypl3s0/UmXBUEXRzSDJNQuCOLvNt+b5/zqFmG1OXpSSBmRHyWK07MjkmSjQ31eU7qbK Deo8YbZJvrGScxp0+sSEy8cvlg+go6Mmjcth/ralFvBQ/uofnsuxNPlcg8Um/t0I7W9I YMZQQXDM00d7JFzdO7Yix617UmwFHBYHiJZHTlrYaiQpUw0No/W8ymHFbSsleOE6UUov L9lWoBFtgKg9nqWvaquZXXSJCqlaVIbxd0B/iCAA5ZIkpPMrLF+9HL/JYp+LuQeWm+Oe FJqQ== X-Gm-Message-State: AOAM533UEErfmXxwMzh0u8waNXvSuijcPf6+uKSlM9vfno4GUanc5CaD QMdBiwzAIQUGGE6il+GpUA2D X-Received: by 2002:a17:90a:fe88:: with SMTP id co8mr4939470pjb.76.1606226427992; Tue, 24 Nov 2020 06:00:27 -0800 (PST) Received: from localhost.localdomain ([103.59.133.81]) by smtp.gmail.com with ESMTPSA id u3sm14485937pfu.47.2020.11.24.06.00.24 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 24 Nov 2020 06:00:27 -0800 (PST) From: Manivannan Sadhasivam To: agross@kernel.org, bjorn.andersson@linaro.org, robh+dt@kernel.org Cc: vkoul@kernel.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Manivannan Sadhasivam Subject: [PATCH 1/2] dt-bindings: arm: qcom: Document SDX55 Modem and boards Date: Tue, 24 Nov 2020 19:30:10 +0530 Message-Id: <20201124140011.134751-2-manivannan.sadhasivam@linaro.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20201124140011.134751-1-manivannan.sadhasivam@linaro.org> References: <20201124140011.134751-1-manivannan.sadhasivam@linaro.org> MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org From: Vinod Koul Document the SDX55 Modem binding and also the boards using it. Signed-off-by: Vinod Koul Signed-off-by: Manivannan Sadhasivam --- Documentation/devicetree/bindings/arm/qcom.yaml | 6 ++++++ 1 file changed, 6 insertions(+) -- 2.25.1 diff --git a/Documentation/devicetree/bindings/arm/qcom.yaml b/Documentation/devicetree/bindings/arm/qcom.yaml index ad25deba4d86..4362e8f0d495 100644 --- a/Documentation/devicetree/bindings/arm/qcom.yaml +++ b/Documentation/devicetree/bindings/arm/qcom.yaml @@ -39,6 +39,7 @@ description: | sc7180 sdm630 sdm660 + sdx55 sdm845 sm8250 @@ -178,4 +179,9 @@ properties: - qcom,sm8250-mtp - const: qcom,sm8250 + - items: + - enum: + - qcom,sdx55-mtp + - const: qcom,sdx55 + ... From patchwork Tue Nov 24 14:00:11 2020 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Manivannan Sadhasivam X-Patchwork-Id: 332515 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-16.0 required=3.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_CR_TRAILER, INCLUDES_PATCH,MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS, UNWANTED_LANGUAGE_BODY,USER_AGENT_GIT autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 7472EC64E75 for ; Tue, 24 Nov 2020 14:01:02 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 1CFF8206FB for ; Tue, 24 Nov 2020 14:01:02 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="ncV99D/E" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728067AbgKXOAj (ORCPT ); Tue, 24 Nov 2020 09:00:39 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38626 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727772AbgKXOAc (ORCPT ); Tue, 24 Nov 2020 09:00:32 -0500 Received: from mail-pf1-x433.google.com (mail-pf1-x433.google.com [IPv6:2607:f8b0:4864:20::433]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 996EDC0617A6 for ; Tue, 24 Nov 2020 06:00:32 -0800 (PST) Received: by mail-pf1-x433.google.com with SMTP id 131so18571708pfb.9 for ; Tue, 24 Nov 2020 06:00:32 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=36AEB1rwNe87QDGbY2/Cf7e7Ac1bW6ZIJO1z3ra7FVU=; b=ncV99D/EUHvVFYTNWdZC1sp46l5SUrOHESNHCQMo95JoPr+LlA0eYZHx5N2M0DLRO1 GU/Gy1Ogi6g4hmbEEWIgGito40l0nxT2s6nhlIlZf8DxZo1hQ1YpSPeQI8/aPheHCjQz tz5U+L+dTN9Od2FwYPPeeLEy43ltqjza0PYns3Tj60nqVIykd0QTWBrztSMJLZeqgbPj pUAdTR2fjYHzJku7p3qitvEEdvqvKcCiSPVQT5qx6ONX3kiNMe01iifBRk4vhzZDg8yL E/gFCO4+vtBzSxL5OC4C4W+weHwaUdR1tonhKrIWrfScNbW/5vb1pjh4Mw0n2VBJOqbH wC1w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=36AEB1rwNe87QDGbY2/Cf7e7Ac1bW6ZIJO1z3ra7FVU=; b=csa/6dldlNXQzdSgVRG8dornU9nzX5WG5zEiGNU2/jaQF+3D7m5MwwUYSJI8Y2VS2R noUlJ251Zo6bQmy3MsP/r8qVUDrneGKfRvDFmdQwuoNr1OJqPctCGFhbeUUfrc/9/ZCH kWd4XWWY6uTdTmGLK3QXVnGWriQ/4JyA0XJI1eESVZBjnl43tw2yLV4AAjPyTX1zqcQ5 i0QUlo9Jo78cNG6xk7p2juM8HSyBHWXX9DAJpYRZVmMJasEfeQsfOnKd6WAh08a3lMtj ApBgYs8xcjpEWRcrSjXZzaBw5DyDWhbzd3It5KOMIEdpxBTMhFIq49kmmmAwzQEoxoJM CAfg== X-Gm-Message-State: AOAM533ZOEGE/CCedEEJUyojZbkRLFeak07e0iyfRdny7+JthCB1XQGz YrhKk6Dy+VYBfS9rZSlL+1K6 X-Google-Smtp-Source: ABdhPJxfN98dVwT1ejejKtPzJuI2QN3Z6h8cgKCq6iWHY+3rgmBUsnT+FwV+iLzwR9RlLI1cZ/Mb3w== X-Received: by 2002:a17:90a:4687:: with SMTP id z7mr5037417pjf.168.1606226432115; Tue, 24 Nov 2020 06:00:32 -0800 (PST) Received: from localhost.localdomain ([103.59.133.81]) by smtp.gmail.com with ESMTPSA id u3sm14485937pfu.47.2020.11.24.06.00.28 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 24 Nov 2020 06:00:31 -0800 (PST) From: Manivannan Sadhasivam To: agross@kernel.org, bjorn.andersson@linaro.org, robh+dt@kernel.org Cc: vkoul@kernel.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Manivannan Sadhasivam Subject: [PATCH 2/2] ARM: dts: qcom: Add SDX55 Modem and MTP board support Date: Tue, 24 Nov 2020 19:30:11 +0530 Message-Id: <20201124140011.134751-3-manivannan.sadhasivam@linaro.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20201124140011.134751-1-manivannan.sadhasivam@linaro.org> References: <20201124140011.134751-1-manivannan.sadhasivam@linaro.org> MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org Add basic devicetree support for SDX55 Modem and MTP board from Qualcomm. The SDX55 modem features an ARM Cortex A7 CPU which forms the Application Processor Sub System (APSS) along with standard Qualcomm peripherals like GCC, TLMM, BLSP, QPIC, BAM etc... Along with these, there exists the networking parts such as IPA, MHI, PCIE-EP, EMAC etc.. Currently, this basic devicetree support includes GCC, RPMh clock, INTC and Debug UART. Co-developed-by: Vinod Koul Signed-off-by: Vinod Koul Signed-off-by: Manivannan Sadhasivam --- arch/arm/boot/dts/Makefile | 3 +- arch/arm/boot/dts/qcom-sdx55-mtp.dts | 27 ++++ arch/arm/boot/dts/qcom-sdx55.dtsi | 205 +++++++++++++++++++++++++++ 3 files changed, 234 insertions(+), 1 deletion(-) create mode 100644 arch/arm/boot/dts/qcom-sdx55-mtp.dts create mode 100644 arch/arm/boot/dts/qcom-sdx55.dtsi diff --git a/arch/arm/boot/dts/Makefile b/arch/arm/boot/dts/Makefile index ce66ffd5a1bb..1505c6cdc5ca 100644 --- a/arch/arm/boot/dts/Makefile +++ b/arch/arm/boot/dts/Makefile @@ -917,7 +917,8 @@ dtb-$(CONFIG_ARCH_QCOM) += \ qcom-msm8974-sony-xperia-amami.dtb \ qcom-msm8974-sony-xperia-castor.dtb \ qcom-msm8974-sony-xperia-honami.dtb \ - qcom-mdm9615-wp8548-mangoh-green.dtb + qcom-mdm9615-wp8548-mangoh-green.dtb \ + qcom-sdx55-mtp.dtb dtb-$(CONFIG_ARCH_RDA) += \ rda8810pl-orangepi-2g-iot.dtb \ rda8810pl-orangepi-i96.dtb diff --git a/arch/arm/boot/dts/qcom-sdx55-mtp.dts b/arch/arm/boot/dts/qcom-sdx55-mtp.dts new file mode 100644 index 000000000000..8c39db4ae792 --- /dev/null +++ b/arch/arm/boot/dts/qcom-sdx55-mtp.dts @@ -0,0 +1,27 @@ +// SPDX-License-Identifier: BSD-3-Clause +/* + * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved. + * Copyright (c) 2020, Linaro Ltd. + */ + +/dts-v1/; + +#include "qcom-sdx55.dtsi" + +/ { + model = "Qualcomm Technologies, Inc. SDX55 MTP"; + compatible = "qcom,sdx55-mtp", "qcom,sdx55", "qcom,mtp"; + qcom,board-id = <0x5010008 0x0>; + + aliases { + serial0 = &blsp1_uart3; + }; + + chosen { + stdout-path = "serial0:115200n8"; + }; +}; + +&blsp1_uart3 { + status = "ok"; +}; diff --git a/arch/arm/boot/dts/qcom-sdx55.dtsi b/arch/arm/boot/dts/qcom-sdx55.dtsi new file mode 100644 index 000000000000..9e0b964e4c57 --- /dev/null +++ b/arch/arm/boot/dts/qcom-sdx55.dtsi @@ -0,0 +1,205 @@ +// SPDX-License-Identifier: BSD-3-Clause +/* + * SDX55 SoC device tree source + * + * Copyright (c) 2018, The Linux Foundation. All rights reserved. + * Copyright (c) 2020, Linaro Ltd. + */ + +/dts-v1/; + +#include +#include +#include +#include + +/ { + #address-cells = <1>; + #size-cells = <1>; + model = "Qualcomm Technologies, Inc. SDX55"; + compatible = "qcom,sdx55"; + qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; + interrupt-parent = <&intc>; + + memory { + device_type = "memory"; + reg = <0 0>; + }; + + clocks { + xo_board: xo-board { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <38400000>; + clock-output-names = "xo_board"; + }; + + sleep_clk: sleep-clk { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <32000>; + }; + + pll_test_clk: pll-test-clk { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <400000000>; + }; + }; + + cpus { + #address-cells = <1>; + #size-cells = <0>; + + cpu0: cpu@0 { + device_type = "cpu"; + compatible = "arm,cortex-a7"; + reg = <0x0>; + enable-method = "psci"; + }; + }; + + psci { + compatible = "arm,psci-1.0"; + method = "smc"; + }; + + soc: soc { + #address-cells = <1>; + #size-cells = <1>; + ranges; + compatible = "simple-bus"; + + timer { + compatible = "arm,armv7-timer"; + interrupts = , + , + , + ; + clock-frequency = <19200000>; + }; + + gcc: clock-controller@100000 { + compatible = "qcom,gcc-sdx55"; + reg = <0x100000 0x1f0000>; + #clock-cells = <1>; + #reset-cells = <1>; + clock-names = "bi_tcxo", "sleep_clk", "core_bi_pll_test_se"; + clocks = <&rpmhcc RPMH_CXO_CLK>, + <&sleep_clk>, <&pll_test_clk>; + }; + + blsp1_uart3: serial@831000 { + compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; + reg = <0x00831000 0x200>; + interrupts = ; + clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, + <&gcc GCC_BLSP1_AHB_CLK>; + clock-names = "core", "iface"; + status = "disabled"; + }; + + pdc: interrupt-controller@b210000 { + compatible = "qcom,sdx55-pdc", "qcom,pdc"; + reg = <0x0b210000 0x30000>; + qcom,pdc-ranges = <0 179 52>; + #interrupt-cells = <3>; + interrupt-parent = <&intc>; + interrupt-controller; + }; + + intc: interrupt-controller@17800000 { + compatible = "qcom,msm-qgic2"; + interrupt-controller; + interrupt-parent = <&intc>; + #interrupt-cells = <3>; + reg = <0x17800000 0x1000>, + <0x17802000 0x1000>; + }; + + timer@17820000 { + #address-cells = <1>; + #size-cells = <1>; + ranges; + compatible = "arm,armv7-timer-mem"; + reg = <0x17820000 0x1000>; + clock-frequency = <19200000>; + + frame@17821000 { + frame-number = <0>; + interrupts = , + ; + reg = <0x17821000 0x1000>, + <0x17822000 0x1000>; + }; + + frame@17823000 { + frame-number = <1>; + interrupts = ; + reg = <0x17823000 0x1000>; + status = "disabled"; + }; + + frame@17824000 { + frame-number = <2>; + interrupts = ; + reg = <0x17824000 0x1000>; + status = "disabled"; + }; + + frame@17825000 { + frame-number = <3>; + interrupts = ; + reg = <0x17825000 0x1000>; + status = "disabled"; + }; + + frame@17826000 { + frame-number = <4>; + interrupts = ; + reg = <0x17826000 0x1000>; + status = "disabled"; + }; + + frame@17827000 { + frame-number = <5>; + interrupts = ; + reg = <0x17827000 0x1000>; + status = "disabled"; + }; + + frame@17828000 { + frame-number = <6>; + interrupts = ; + reg = <0x17828000 0x1000>; + status = "disabled"; + }; + + frame@17829000 { + frame-number = <7>; + interrupts = ; + reg = <0x17829000 0x1000>; + status = "disabled"; + }; + }; + + apps_rsc: rsc@17840000 { + compatible = "qcom,rpmh-rsc"; + reg = <0x17830000 0x10000>, <0x17840000 0x10000>; + reg-names = "drv-0", "drv-1"; + interrupts = , + ; + qcom,tcs-offset = <0xd00>; + qcom,drv-id = <1>; + qcom,tcs-config = , , + , ; + + rpmhcc: clock-controller { + compatible = "qcom,sdx55-rpmh-clk"; + #clock-cells = <1>; + clock-names = "xo"; + clocks = <&xo_board>; + }; + }; + }; +};