From patchwork Thu Nov 19 15:44:51 2020 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Grygorii Strashko X-Patchwork-Id: 328421 Delivered-To: patch@linaro.org Received: by 2002:a05:6e02:5ce:0:0:0:0 with SMTP id l14csp524404ils; Thu, 19 Nov 2020 07:46:01 -0800 (PST) X-Google-Smtp-Source: ABdhPJyKpewEiUDZbqp3w5FCvbVVvocXkEITU+9JZPrUyiYOvbh7RlTpyJ+vrV7Bk9XL2dX3g1/E X-Received: by 2002:a17:906:d92c:: with SMTP id rn12mr28868934ejb.472.1605800761576; Thu, 19 Nov 2020 07:46:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605800761; cv=none; d=google.com; s=arc-20160816; b=AyV86+shrhxTbmMya2wMgSJjHU2WJiT923QWcHPveR9QAzxjb/qTwc9vlAxaGwlAcO ZEr+ITJTD/1UvvUtSdx5PtjBw3GXgcR/FbPTrxew78LPVMnK9P/Nd4KotB3KOfqIq1Ih u7Wnaw9VAfFgrxHUrrLhWwjB6nvihQR79PuWw3gQIkGomXpFGmgiNDXeYbDw/T3cM0lc HqtwzJWOrR6Bw0vu8Imzn38X7rBFykpn01lEGb6C2XV8zsNyi4Iqr/m/Zy6FS+P5vhF2 AD8sC+nrzc1OABS3co0Rp37wT7mNglpi9K1uqqg5imIoHWnxmAd50wBJaqLPNtTlpjSg fT+g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=K6/+bqPgqxNYeZrn2Alo2UZZh4XfSRrW8f4wwrjH5kA=; b=wcxFMSf3uLTupQm0tXhrzJi4vyUwIr4IM16/RxDukN/yV+CgoWZ/F29DYDRN/Rpav2 r9jj/Vjb8AOuuYwW9AIZ/k4iXEqnkm5OlNdEXKay7+zySbVzMh9k9AXeytLu56Cksp7e PKyqWoyDWCYK20JBgjFggYUD97FCUMljuVcs3IMm1JTZDBReE88Z3WovIuWiYhDfve8N PEOOOCz1tKySJOR16/1a4/zGaFYQg3PdNLeY6nNLbkt34T1PgFLztBF/mKiJp1OZr3wA UPm07yA3KnVdQCz1IYlHE6POCXq27r/zZb9q8LjsXE31cxlT2UTZG4HdSUCcDg1N9Ve9 hWXQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=mZE3F27s; spf=pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bi17si49423edb.582.2020.11.19.07.46.01; Thu, 19 Nov 2020 07:46:01 -0800 (PST) Received-SPF: pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=mZE3F27s; spf=pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728869AbgKSPpI (ORCPT + 3 others); Thu, 19 Nov 2020 10:45:08 -0500 Received: from fllv0015.ext.ti.com ([198.47.19.141]:50904 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728851AbgKSPpI (ORCPT ); Thu, 19 Nov 2020 10:45:08 -0500 Received: from lelv0265.itg.ti.com ([10.180.67.224]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id 0AJFj67r126863; Thu, 19 Nov 2020 09:45:06 -0600 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1605800706; bh=K6/+bqPgqxNYeZrn2Alo2UZZh4XfSRrW8f4wwrjH5kA=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=mZE3F27smoiz1XoKz2SBeZ1IROk4cxZZCxCUa2HvpA1QOsOjHBa+SAgqD4/8ZD7jr 3PfVBupZE5GpOsZfk6I4urdwGP2huSepsMgDQ+JFU9bzmaOjci7Onoku1dTFknUZ1T o4BZ+GeGEA/7NgGZbgv8UUsDKiHRBqE8Q61dGVko= Received: from DLEE112.ent.ti.com (dlee112.ent.ti.com [157.170.170.23]) by lelv0265.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 0AJFj6Tx090812 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Thu, 19 Nov 2020 09:45:06 -0600 Received: from DLEE112.ent.ti.com (157.170.170.23) by DLEE112.ent.ti.com (157.170.170.23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3; Thu, 19 Nov 2020 09:45:06 -0600 Received: from lelv0327.itg.ti.com (10.180.67.183) by DLEE112.ent.ti.com (157.170.170.23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3 via Frontend Transport; Thu, 19 Nov 2020 09:45:06 -0600 Received: from localhost (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0327.itg.ti.com (8.15.2/8.15.2) with ESMTP id 0AJFj5dC103354; Thu, 19 Nov 2020 09:45:05 -0600 From: Grygorii Strashko To: Tony Lindgren CC: Sekhar Nori , , Vignesh Raghavendra , , Grygorii Strashko Subject: [PATCH 1/2] ARM: dts: am33xx-l4: add dt node for new cpsw switchdev driver Date: Thu, 19 Nov 2020 17:44:51 +0200 Message-ID: <20201119154452.26961-2-grygorii.strashko@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201119154452.26961-1-grygorii.strashko@ti.com> References: <20201119154452.26961-1-grygorii.strashko@ti.com> MIME-Version: 1.0 X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Precedence: bulk List-ID: X-Mailing-List: linux-omap@vger.kernel.org Add DT node for the new cpsw switchdev based driver. Signed-off-by: Grygorii Strashko --- arch/arm/boot/dts/am33xx-l4.dtsi | 49 ++++++++++++++++++++++++++++++++ 1 file changed, 49 insertions(+) -- 2.17.1 diff --git a/arch/arm/boot/dts/am33xx-l4.dtsi b/arch/arm/boot/dts/am33xx-l4.dtsi index ea20e4bdf040..2dbf7cdc9882 100644 --- a/arch/arm/boot/dts/am33xx-l4.dtsi +++ b/arch/arm/boot/dts/am33xx-l4.dtsi @@ -751,6 +751,55 @@ phys = <&phy_gmii_sel 2 1>; }; }; + + mac_sw: switch@0 { + compatible = "ti,am335x-cpsw-switch", "ti,cpsw-switch"; + reg = <0x0 0x4000>; + ranges = <0 0 0x4000>; + clocks = <&cpsw_125mhz_gclk>; + clock-names = "fck"; + #address-cells = <1>; + #size-cells = <1>; + syscon = <&scm_conf>; + status = "disabled"; + + interrupts = <40 41 42 43>; + interrupt-names = "rx_thresh", "rx", "tx", "misc"; + + ethernet-ports { + #address-cells = <1>; + #size-cells = <0>; + + cpsw_port1: port@1 { + reg = <1>; + label = "port1"; + mac-address = [ 00 00 00 00 00 00 ]; + phys = <&phy_gmii_sel 1 1>; + }; + + cpsw_port2: port@2 { + reg = <2>; + label = "port2"; + mac-address = [ 00 00 00 00 00 00 ]; + phys = <&phy_gmii_sel 2 1>; + }; + }; + + davinci_mdio_sw: mdio@1000 { + compatible = "ti,cpsw-mdio","ti,davinci_mdio"; + clocks = <&cpsw_125mhz_gclk>; + clock-names = "fck"; + #address-cells = <1>; + #size-cells = <0>; + bus_freq = <1000000>; + reg = <0x1000 0x100>; + }; + + cpts { + clocks = <&cpsw_cpts_rft_clk>; + clock-names = "cpts"; + }; + }; }; target-module@180000 { /* 0x4a180000, ap 5 10.0 */ From patchwork Thu Nov 19 15:44:52 2020 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Grygorii Strashko X-Patchwork-Id: 328422 Delivered-To: patch@linaro.org Received: by 2002:a05:6e02:5ce:0:0:0:0 with SMTP id l14csp524420ils; Thu, 19 Nov 2020 07:46:02 -0800 (PST) X-Google-Smtp-Source: ABdhPJyahARf+6SN9pVE0XHAfyo+eLgPIYx4pNlZ18TOhXj5LST3pgWP07Zl6/s0m1OZbr88YIy/ X-Received: by 2002:aa7:cc14:: with SMTP id q20mr6776196edt.140.1605800762450; Thu, 19 Nov 2020 07:46:02 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605800762; cv=none; d=google.com; s=arc-20160816; b=M1mwCW44ayRzstC5cVks7DckkUBmB2JPc9idqzOPg8vGI4IJRNuG6V0MdMPNzqjaqs SXhME2WCDv4B7FeU6ahnQECD7Ae3V/7J5CAxhkS8td2jf53iAZ60rNUrnK96Fz/MZ/oj Hq6ikgFIfx+hhK53/xaeKOsnenTnRzCgRmC5fhwuPQeMxRzwymm10ibLoEmfGOjIaC/Y KgEhmQ5rVJylcvT4w1Elypi1FmXq6f8zGmTyeAmsZ2hTaGup998b67vbFeU9tjNC1ZQm zgimII55b3Ke3taHLMcN3cGQTBjZKID9hBrt8eQdoCoJweqz9vfsqWpkUjr5yddujMJT iB8Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=1993+ACNh+sFEoA9gjGEtB/4mJV7oFDFNR1Zxy0HxLM=; b=qJfN4YNuFrMuGNdHSfvY/9908BES7chRw7mcewNmxFxN6euIWKkWK6G6eEFPeD00W4 r5zhQkLyPY7kBazm1vcnnJ+XeqlJ7oOG4HLpXkj20IZTu8dmkGhJpGs2frKiCkkG9B2w i7QhufEzsiX5bT8l6knmTKyDT81+gb/nUv64dbp4j+M0/J8qbFhNusWimQkrNsW7bsl+ X7D4L3aIx5X1eYpqMzbgNKDk+FWb11Vt9zdRkc4QbuCBE/DLwgIqxaIQuT0ND3zAS5DW m37suwSnKNtSaA4EbCsU/z29WczIUnvxKKC1erqCfiZYqujGg0stLjfu3zcmvPlVbVzf 5rpA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=hSljs4ug; spf=pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bi17si49423edb.582.2020.11.19.07.46.02; Thu, 19 Nov 2020 07:46:02 -0800 (PST) Received-SPF: pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=hSljs4ug; spf=pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728880AbgKSPpP (ORCPT + 3 others); Thu, 19 Nov 2020 10:45:15 -0500 Received: from fllv0016.ext.ti.com ([198.47.19.142]:51430 "EHLO fllv0016.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728851AbgKSPpP (ORCPT ); Thu, 19 Nov 2020 10:45:15 -0500 Received: from fllv0034.itg.ti.com ([10.64.40.246]) by fllv0016.ext.ti.com (8.15.2/8.15.2) with ESMTP id 0AJFjDBL090601; Thu, 19 Nov 2020 09:45:13 -0600 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1605800713; bh=1993+ACNh+sFEoA9gjGEtB/4mJV7oFDFNR1Zxy0HxLM=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=hSljs4uggTJB3EqcNnYYtXaA9oY6wgW/H4Soy5ZsHXgjXV7vov5wtgpjthP1ZxDY8 3f08DIWLOfsPUH/vY+oVwySBCDPcnN43xh7BgfiQbcbBRAn26+jXtLHGi2ukIHjDWj ir02GmEP3jjcx4mvCdG5wkqzvaAG/v4bzpQxLBMU= Received: from DFLE115.ent.ti.com (dfle115.ent.ti.com [10.64.6.36]) by fllv0034.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 0AJFjDV6093626 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Thu, 19 Nov 2020 09:45:13 -0600 Received: from DFLE114.ent.ti.com (10.64.6.35) by DFLE115.ent.ti.com (10.64.6.36) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3; Thu, 19 Nov 2020 09:45:12 -0600 Received: from lelv0327.itg.ti.com (10.180.67.183) by DFLE114.ent.ti.com (10.64.6.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3 via Frontend Transport; Thu, 19 Nov 2020 09:45:12 -0600 Received: from localhost (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0327.itg.ti.com (8.15.2/8.15.2) with ESMTP id 0AJFjBMO103624; Thu, 19 Nov 2020 09:45:12 -0600 From: Grygorii Strashko To: Tony Lindgren CC: Sekhar Nori , , Vignesh Raghavendra , , Grygorii Strashko Subject: [PATCH 2/2] ARM: dts: am335x-evm/evmsk/icev2: switch to new cpsw switch drv Date: Thu, 19 Nov 2020 17:44:52 +0200 Message-ID: <20201119154452.26961-3-grygorii.strashko@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201119154452.26961-1-grygorii.strashko@ti.com> References: <20201119154452.26961-1-grygorii.strashko@ti.com> MIME-Version: 1.0 X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Precedence: bulk List-ID: X-Mailing-List: linux-omap@vger.kernel.org The dual_mac mode has been preserved the same way between legacy and new driver, and one port devices works the same as 1 dual_mac port - it's safe to switch drivers. So, Switch amam335x-evm, am335x-evmsk and am335x-icev2 boards to use new cpsw switch driver. Those boards have or 2 Ext. port wired and configured in dual_mac mode by default, or only 1 Ext. port. Signed-off-by: Grygorii Strashko --- arch/arm/boot/dts/am335x-evm.dts | 13 ++++++++----- arch/arm/boot/dts/am335x-evmsk.dts | 14 ++++++-------- arch/arm/boot/dts/am335x-icev2.dts | 14 ++++++-------- 3 files changed, 20 insertions(+), 21 deletions(-) -- 2.17.1 diff --git a/arch/arm/boot/dts/am335x-evm.dts b/arch/arm/boot/dts/am335x-evm.dts index 12dffccd1ffd..1753ce2b1773 100644 --- a/arch/arm/boot/dts/am335x-evm.dts +++ b/arch/arm/boot/dts/am335x-evm.dts @@ -684,28 +684,31 @@ }; }; -&mac { +&mac_sw { pinctrl-names = "default", "sleep"; pinctrl-0 = <&cpsw_default>; pinctrl-1 = <&cpsw_sleep>; status = "okay"; - slaves = <1>; }; -&davinci_mdio { +&davinci_mdio_sw { pinctrl-names = "default", "sleep"; pinctrl-0 = <&davinci_mdio_default>; pinctrl-1 = <&davinci_mdio_sleep>; - status = "okay"; ethphy0: ethernet-phy@0 { reg = <0>; }; }; -&cpsw_emac0 { +&cpsw_port1 { phy-handle = <ðphy0>; phy-mode = "rgmii-id"; + ti,dual-emac-pvid = <1>; +}; + +&cpsw_port2 { + status = "disabled"; }; &tscadc { diff --git a/arch/arm/boot/dts/am335x-evmsk.dts b/arch/arm/boot/dts/am335x-evmsk.dts index b43b94122d3c..d5f8d5e2eb5d 100644 --- a/arch/arm/boot/dts/am335x-evmsk.dts +++ b/arch/arm/boot/dts/am335x-evmsk.dts @@ -596,19 +596,17 @@ }; }; -&mac { +&mac_sw { pinctrl-names = "default", "sleep"; pinctrl-0 = <&cpsw_default>; pinctrl-1 = <&cpsw_sleep>; - dual_emac = <1>; status = "okay"; }; -&davinci_mdio { +&davinci_mdio_sw { pinctrl-names = "default", "sleep"; pinctrl-0 = <&davinci_mdio_default>; pinctrl-1 = <&davinci_mdio_sleep>; - status = "okay"; ethphy0: ethernet-phy@0 { reg = <0>; @@ -619,16 +617,16 @@ }; }; -&cpsw_emac0 { +&cpsw_port1 { phy-handle = <ðphy0>; phy-mode = "rgmii-id"; - dual_emac_res_vlan = <1>; + ti,dual-emac-pvid = <1>; }; -&cpsw_emac1 { +&cpsw_port2 { phy-handle = <ðphy1>; phy-mode = "rgmii-id"; - dual_emac_res_vlan = <2>; + ti,dual-emac-pvid = <2>; }; &mmc1 { diff --git a/arch/arm/boot/dts/am335x-icev2.dts b/arch/arm/boot/dts/am335x-icev2.dts index b958ab56a412..e923d065304d 100644 --- a/arch/arm/boot/dts/am335x-icev2.dts +++ b/arch/arm/boot/dts/am335x-icev2.dts @@ -474,31 +474,29 @@ }; }; -&cpsw_emac0 { +&cpsw_port1 { phy-handle = <ðphy0>; phy-mode = "rmii"; - dual_emac_res_vlan = <1>; + ti,dual-emac-pvid = <1>; }; -&cpsw_emac1 { +&cpsw_port2 { phy-handle = <ðphy1>; phy-mode = "rmii"; - dual_emac_res_vlan = <2>; + ti,dual-emac-pvid = <2>; }; -&mac { +&mac_sw { pinctrl-names = "default", "sleep"; pinctrl-0 = <&cpsw_default>; pinctrl-1 = <&cpsw_sleep>; status = "okay"; - dual_emac; }; -&davinci_mdio { +&davinci_mdio_sw { pinctrl-names = "default", "sleep"; pinctrl-0 = <&davinci_mdio_default>; pinctrl-1 = <&davinci_mdio_sleep>; - status = "okay"; reset-gpios = <&gpio2 5 GPIO_ACTIVE_LOW>; reset-delay-us = <2>; /* PHY datasheet states 1uS min */