From patchwork Fri Mar 30 09:44:12 2018 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kunihiko Hayashi X-Patchwork-Id: 132592 Delivered-To: patch@linaro.org Received: by 10.46.84.29 with SMTP id i29csp2827953ljb; Fri, 30 Mar 2018 02:44:27 -0700 (PDT) X-Google-Smtp-Source: AIpwx4/yb98sn/qWdQKfquCvc8Cg10fRx+1VVgai0h/Q/KikuJ5/o95Yu3LoiTCiDkX2EVWZn0Xm X-Received: by 10.99.101.193 with SMTP id z184mr8180901pgb.429.1522403067595; Fri, 30 Mar 2018 02:44:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1522403067; cv=none; d=google.com; s=arc-20160816; b=YIkqtmmBuD26I7V99CO9HbeJCMmz4mt4HmRW94TfwY7TuVvV/4Fhza0nIrArOnr07y 5dsPbQV9sw6IkFZQHZJGEEvQlxyzQ1RnmJ1KJAiWCRk06lIeoW8bae2ZGQil8BNyQ8bS XLpw3MWu/tV/qt15E1W2IxxqkO91LZ8qgeMbDrjFvhct+IaamGu9zIpEYZvSPp/WVVcK ISoVSq8SvqfGVznQoxiOKzGjOynaT+YjpH6kO8y5WQBIL2s4Ai00ceqcI50dCNcOTyuk 2m+D+3VyQitqC2BB03BuOniKNDFgYAmexJuatzMzmCnAMugyYXFcuGfyjPXArGAlF+hn 53iQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=K5Mi4rsFFlVSWyde+8MuFGO5HOKZ0Sfvzr9WbeZWdHw=; b=UGU6WrXVMXcGeTrTK3aGbR3Afi6aR+X5B6hKcY8qSMVpA3XUqB8V8vMvOuUzxMEdyv w0wFnZn7ZfO8sxFbsLE3v0RFQctTp2vZMfIIBbG6ATxIlAFyt4Uay2ZA0HM1g3Zdg3sg ZtmB/FfsJoA1jcWPgigwNfNz5Xdt0bGQvXRr3EXhmIr+ehCQo+qIDyr+UbqjPLNDgJ0F Fsf4wQwXrzxsBrn3lGYY4+crz6E1b00oF4y6yQBhhezs1iJaJppjeQqUveo+v+eEjpQW 4YGJyvJ6jJ1DVf2qM9J6xmxsdnM6o5YoFFC+e6LWPLglCRP24K75kZca01dtud34Kcqk kENA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u7-v6si7968809plz.562.2018.03.30.02.44.27; Fri, 30 Mar 2018 02:44:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751297AbeC3JoX (ORCPT + 29 others); Fri, 30 Mar 2018 05:44:23 -0400 Received: from mx.socionext.com ([202.248.49.38]:52269 "EHLO mx.socionext.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751237AbeC3JoV (ORCPT ); Fri, 30 Mar 2018 05:44:21 -0400 Received: from unknown (HELO iyokan-ex.css.socionext.com) ([172.31.9.54]) by mx.socionext.com with ESMTP; 30 Mar 2018 18:44:20 +0900 Received: from mail.mfilter.local (m-filter-1 [10.213.24.61]) by iyokan-ex.css.socionext.com (Postfix) with ESMTP id 327F761885; Fri, 30 Mar 2018 18:44:20 +0900 (JST) Received: from 172.31.9.51 (172.31.9.51) by m-FILTER with ESMTP; Fri, 30 Mar 2018 18:44:20 +0900 Received: from plum.e01.socionext.com (unknown [10.213.132.32]) by kinkan.css.socionext.com (Postfix) with ESMTP id EF1A61A0DEC; Fri, 30 Mar 2018 18:44:19 +0900 (JST) From: Kunihiko Hayashi To: Michael Turquette , Stephen Boyd , Masahiro Yamada , linux-clk@vger.kernel.org Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Kunihiko Hayashi Subject: [PATCH 1/3] clk: uniphier: add PCIe clock control support Date: Fri, 30 Mar 2018 18:44:12 +0900 Message-Id: <1522403054-18691-2-git-send-email-hayashi.kunihiko@socionext.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1522403054-18691-1-git-send-email-hayashi.kunihiko@socionext.com> References: <1522403054-18691-1-git-send-email-hayashi.kunihiko@socionext.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add clock control for PCIe controller on UniPhier SoCs. This adds support for Pro5, LD20 and PXs3. Signed-off-by: Kunihiko Hayashi --- drivers/clk/uniphier/clk-uniphier-sys.c | 3 +++ 1 file changed, 3 insertions(+) -- 2.7.4 Acked-by: Masahiro Yamada diff --git a/drivers/clk/uniphier/clk-uniphier-sys.c b/drivers/clk/uniphier/clk-uniphier-sys.c index fa7f2f3..d539c82 100644 --- a/drivers/clk/uniphier/clk-uniphier-sys.c +++ b/drivers/clk/uniphier/clk-uniphier-sys.c @@ -141,6 +141,7 @@ const struct uniphier_clk_data uniphier_pro5_sys_clk_data[] = { UNIPHIER_PRO4_SYS_CLK_GIO(12), /* PCIe, USB3 */ UNIPHIER_PRO4_SYS_CLK_USB3(14, 0), UNIPHIER_PRO4_SYS_CLK_USB3(15, 1), + UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x2108, 2), UNIPHIER_PRO5_SYS_CLK_AIO(40), { /* sentinel */ } }; @@ -216,6 +217,7 @@ const struct uniphier_clk_data uniphier_ld20_sys_clk_data[] = { UNIPHIER_CLK_GATE("usb30", 14, NULL, 0x210c, 14), UNIPHIER_CLK_GATE("usb30-phy0", 16, NULL, 0x210c, 12), UNIPHIER_CLK_GATE("usb30-phy1", 17, NULL, 0x210c, 13), + UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 4), UNIPHIER_LD11_SYS_CLK_AIO(40), UNIPHIER_LD11_SYS_CLK_EVEA(41), UNIPHIER_LD11_SYS_CLK_EXIV(42), @@ -254,6 +256,7 @@ const struct uniphier_clk_data uniphier_pxs3_sys_clk_data[] = { UNIPHIER_CLK_GATE("usb30-phy2", 18, NULL, 0x210c, 20), UNIPHIER_CLK_GATE("usb31-phy0", 20, NULL, 0x210c, 17), UNIPHIER_CLK_GATE("usb31-phy1", 21, NULL, 0x210c, 19), + UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 3), /* CPU gears */ UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8), UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8), From patchwork Fri Mar 30 09:44:13 2018 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kunihiko Hayashi X-Patchwork-Id: 132594 Delivered-To: patch@linaro.org Received: by 10.46.84.29 with SMTP id i29csp2828168ljb; Fri, 30 Mar 2018 02:44:48 -0700 (PDT) X-Google-Smtp-Source: AIpwx48DPrfX6EO6DXQO85fPLeUWZcIy6qNtgf5Eysjick3eaPES0L3a2UnJ+zX/iLAkopSgY+SY X-Received: by 10.98.223.16 with SMTP id u16mr9344783pfg.146.1522403088384; Fri, 30 Mar 2018 02:44:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1522403088; cv=none; d=google.com; s=arc-20160816; b=r1EA4A3GovpwOpSCtk1TylLzggY7wZ14UHPECm1Xc3c3xiHobqAL26L9km9y4EDga0 d21ZzRxDbVGJhTzpIFwdMPQgrh9RrQtPzeTzmPXpCSuMb+Dm9/obdj1M402CRAH1LASR LYuueUg9sJ0a9EFzVcRAAPFzCkwOqijwmIQ07ibQ7Q2sc7dm7YpDA41eTRTgI1yHg6QW VMfyf5h4ZojP52OVP7rerWA7baryyEyoSnv/EIzT4vUas5Dy4A/+wpkZa7nqBvR/w3hi sk4mJYXyc6FeiT7ZRW1VZ4qcXrRkbbjHCUavcJx8sj/gGb0onQbs2mSH0nAHMqvztOFE AjTQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=fAcVEyd/Bt/9hZckpSj04ZsA5lJ0VaH/2WMF83zmrO0=; b=POH4Nr76Y6IgwKcWi7c5AKbOFrQOp7ITfKQA71nsxGGVAmbPWk0WMQF6QZFAC5o3dZ Ym2ZH6V6OistHijgEzN+935GY+BU4CE52QiGwcSUOeV7VQgH/y5XGrxgYzy+/2JAsPZ8 bLEPaB+YiyE78Lzl0UExLTrWMq9Bxy1nrgXxcijAV6HFTeEZTOXzBJyqGEhwTko36zYf SDsjhnPMG4jdX+O8ERO8EY8bGET7KtVeNEu64iSmb5YJtALlFFEQGnIP/cAU6xRPEXJd 8hcHz257XAHCsnV4oA3MxlEtTZ9EMZP+ZHZXk9LPlvdeaGSQTs1lDwBvwLoLl1kr9BkU HkRw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x13si5882329pfm.281.2018.03.30.02.44.48; Fri, 30 Mar 2018 02:44:48 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751862AbeC3Jop (ORCPT + 29 others); Fri, 30 Mar 2018 05:44:45 -0400 Received: from mx.socionext.com ([202.248.49.38]:52269 "EHLO mx.socionext.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1750794AbeC3JoX (ORCPT ); Fri, 30 Mar 2018 05:44:23 -0400 Received: from unknown (HELO iyokan-ex.css.socionext.com) ([172.31.9.54]) by mx.socionext.com with ESMTP; 30 Mar 2018 18:44:22 +0900 Received: from mail.mfilter.local (m-filter-1 [10.213.24.61]) by iyokan-ex.css.socionext.com (Postfix) with ESMTP id 4228261885; Fri, 30 Mar 2018 18:44:22 +0900 (JST) Received: from 172.31.9.51 (172.31.9.51) by m-FILTER with ESMTP; Fri, 30 Mar 2018 18:44:22 +0900 Received: from plum.e01.socionext.com (unknown [10.213.132.32]) by kinkan.css.socionext.com (Postfix) with ESMTP id 971991A0DEC; Fri, 30 Mar 2018 18:44:21 +0900 (JST) From: Kunihiko Hayashi To: Michael Turquette , Stephen Boyd , Masahiro Yamada , linux-clk@vger.kernel.org Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Kunihiko Hayashi Subject: [PATCH 2/3] clk: uniphier: add SATA clock control support Date: Fri, 30 Mar 2018 18:44:13 +0900 Message-Id: <1522403054-18691-3-git-send-email-hayashi.kunihiko@socionext.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1522403054-18691-1-git-send-email-hayashi.kunihiko@socionext.com> References: <1522403054-18691-1-git-send-email-hayashi.kunihiko@socionext.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add clock control for SATA controller on UniPhier SoCs. This adds support for PXs2, LD20 and PXs3. Signed-off-by: Kunihiko Hayashi --- drivers/clk/uniphier/clk-uniphier-sys.c | 6 ++++++ 1 file changed, 6 insertions(+) -- 2.7.4 Acked-by: Masahiro Yamada diff --git a/drivers/clk/uniphier/clk-uniphier-sys.c b/drivers/clk/uniphier/clk-uniphier-sys.c index d539c82..7d66dfb 100644 --- a/drivers/clk/uniphier/clk-uniphier-sys.c +++ b/drivers/clk/uniphier/clk-uniphier-sys.c @@ -112,6 +112,8 @@ const struct uniphier_clk_data uniphier_pro4_sys_clk_data[] = { UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */ UNIPHIER_PRO4_SYS_CLK_USB3(14, 0), UNIPHIER_PRO4_SYS_CLK_USB3(15, 1), + UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 18), + UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x2104, 19), UNIPHIER_PRO4_SYS_CLK_AIO(40), { /* sentinel */ } }; @@ -160,6 +162,7 @@ const struct uniphier_clk_data uniphier_pxs2_sys_clk_data[] = { /* The document mentions 0x2104 bit 18, but not functional */ UNIPHIER_CLK_GATE("usb30-phy", 16, NULL, 0x2104, 19), UNIPHIER_CLK_GATE("usb31-phy", 20, NULL, 0x2104, 20), + UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 22), UNIPHIER_PRO5_SYS_CLK_AIO(40), { /* sentinel */ } }; @@ -257,6 +260,9 @@ const struct uniphier_clk_data uniphier_pxs3_sys_clk_data[] = { UNIPHIER_CLK_GATE("usb31-phy0", 20, NULL, 0x210c, 17), UNIPHIER_CLK_GATE("usb31-phy1", 21, NULL, 0x210c, 19), UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 3), + UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x210c, 7), + UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x210c, 8), + UNIPHIER_CLK_GATE("sata-phy", 30, NULL, 0x210c, 21), /* CPU gears */ UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8), UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8), From patchwork Fri Mar 30 09:44:14 2018 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kunihiko Hayashi X-Patchwork-Id: 132593 Delivered-To: patch@linaro.org Received: by 10.46.84.29 with SMTP id i29csp2828003ljb; Fri, 30 Mar 2018 02:44:32 -0700 (PDT) X-Google-Smtp-Source: AIpwx49eOqzYndN3Zj4TScTIU+2t5x/1pZGcNij+nUtrXNQYACzGL574BrinMGRMLwtOlEDEjn1j X-Received: by 10.98.180.24 with SMTP id h24mr9318555pfn.213.1522403072053; Fri, 30 Mar 2018 02:44:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1522403072; cv=none; d=google.com; s=arc-20160816; b=UCBJ3rzP2ityglZGPEmUCDkwTIizd/vtg3dNYoBUEneXHvbHcU5MkC3BraNMemZ9PT m/VagVBdJZmzIlC9JL/1dYjiew4MuQagcDv2DbbbuDVoYcw0iYk3BSFERHHRHJSp8Jdf SmaN3QIVSry/qPB1/UrRnKt2nyiLe9C/r7jkIoffoAAiodt5g6eGryc1eeDIqoR6jc52 e83UVGPgmo2vXwDmz/YvMhxJvuPhjq4sNj8k5e68IXnFCLlKidSGMfe1MkwqJUwkz5Uz zPL94tVRwpu+62L1sTB3Ev1WUIA8pt/DyPFm0mS0brx7zgSzOTLQ5r3+pwX3H+Bd57to xU6A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=CjJMtzTS+ufS8WlJGGf9iJkWVFOwKBVKJdHi/vrTBmo=; b=bI6Yo269mCl7kbkxxBDSak3cHl/kQR1w8bhv8vUZOAGmI6XIpY4paBEkNnzPeWma2H /60wI9GE2K7CH91sP0MP521GeqcP6q37Qs7U0QWAZjhkY4+m5GQaNbEIxU3lw8YmiSsj LoYvq0ym1y5nbFoc9sYm+YZTv9aLVzpO+OZX4bLbNMm0QtOBm/NY1r5o2T09vtV/4k/1 orIExGsqT6gw6qt4geLY48FWMe0RFFoSCeegh/MKvYhfGMbsgHu0a17G9hmUCUe3Hc6D tGamaBEu0yHsFrDAeEsmiDZCRz30INpwH3X5QQGilaf+FEnTTsPdg1fEr1+WZdLuPNLM Lecw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f12-v6si8683455pln.211.2018.03.30.02.44.31; Fri, 30 Mar 2018 02:44:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751403AbeC3Jo2 (ORCPT + 29 others); Fri, 30 Mar 2018 05:44:28 -0400 Received: from mx.socionext.com ([202.248.49.38]:52266 "EHLO mx.socionext.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751237AbeC3JoY (ORCPT ); Fri, 30 Mar 2018 05:44:24 -0400 Received: from unknown (HELO kinkan-ex.css.socionext.com) ([172.31.9.52]) by mx.socionext.com with ESMTP; 30 Mar 2018 18:44:23 +0900 Received: from mail.mfilter.local (m-filter-2 [10.213.24.62]) by kinkan-ex.css.socionext.com (Postfix) with ESMTP id 7E9B6180CA5; Fri, 30 Mar 2018 18:44:23 +0900 (JST) Received: from 172.31.9.51 (172.31.9.51) by m-FILTER with ESMTP; Fri, 30 Mar 2018 18:44:23 +0900 Received: from plum.e01.socionext.com (unknown [10.213.132.32]) by kinkan.css.socionext.com (Postfix) with ESMTP id 27C1A1A0DEC; Fri, 30 Mar 2018 18:44:23 +0900 (JST) From: Kunihiko Hayashi To: Michael Turquette , Stephen Boyd , Masahiro Yamada , linux-clk@vger.kernel.org Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Kunihiko Hayashi Subject: [PATCH 3/3] clk: uniphier: add additional ethernet clock lines for Pro4 Date: Fri, 30 Mar 2018 18:44:14 +0900 Message-Id: <1522403054-18691-4-git-send-email-hayashi.kunihiko@socionext.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1522403054-18691-1-git-send-email-hayashi.kunihiko@socionext.com> References: <1522403054-18691-1-git-send-email-hayashi.kunihiko@socionext.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Pro4 SoC has clock lines for Giga-bit feature and ethernet phy, and these are mandatory to activate the ethernet controller. This adds support for the clock lines. Signed-off-by: Kunihiko Hayashi --- drivers/clk/uniphier/clk-uniphier-sys.c | 3 +++ 1 file changed, 3 insertions(+) -- 2.7.4 Acked-by: Masahiro Yamada diff --git a/drivers/clk/uniphier/clk-uniphier-sys.c b/drivers/clk/uniphier/clk-uniphier-sys.c index 7d66dfb..ebc78ab2 100644 --- a/drivers/clk/uniphier/clk-uniphier-sys.c +++ b/drivers/clk/uniphier/clk-uniphier-sys.c @@ -102,13 +102,16 @@ const struct uniphier_clk_data uniphier_pro4_sys_clk_data[] = { UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */ UNIPHIER_CLK_FACTOR("a2pll", -1, "upll", 256, 125), /* 589.824 MHz */ UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */ + UNIPHIER_CLK_FACTOR("gpll", -1, "ref", 10, 1), /* 250 MHz */ UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 8), UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 32), UNIPHIER_LD4_SYS_CLK_NAND(2), UNIPHIER_LD4_SYS_CLK_SD, UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12), UNIPHIER_PRO4_SYS_CLK_ETHER(6), + UNIPHIER_CLK_GATE("ether-gb", 7, "gpll", 0x2104, 5), UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */ + UNIPHIER_CLK_GATE("ether-phy", 10, "ref", 0x2260, 0), UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */ UNIPHIER_PRO4_SYS_CLK_USB3(14, 0), UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),