Message ID | 75c8ebf74edaebb1a62190c9ae1f39c609963f06.1560480942.git.viresh.kumar@linaro.org |
---|---|
State | Superseded |
Headers | show
Delivered-To: patch@linaro.org Received: by 2002:a92:4782:0:0:0:0:0 with SMTP id e2csp1505612ilk; Thu, 13 Jun 2019 20:12:35 -0700 (PDT) X-Google-Smtp-Source: APXvYqxW1t6cf+1vO3r8M/CG+mXzT8pCnK1hui0GoiGraksTYcF5q8lTkBkxrK0ePKKhr6TO+aRH X-Received: by 2002:a17:90a:1ac5:: with SMTP id p63mr8594926pjp.25.1560481955333; Thu, 13 Jun 2019 20:12:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1560481955; cv=none; d=google.com; s=arc-20160816; b=W7m4r+FAnUYGtQatZax4aTKrHUUQ88dnFH0wWJJ93vkY2h/fQlWdIlyCJAKhcBig+E ZFLcJWCVFDFMrOISXGdcyWTIbYar9VUPexossIvGuDT9Zs+fJyEGpdRpmCFYMJ4PC48A 47pae4PQLWF6XkOiDQQKttHQKvkm0TdYDlwYsOTCx2Vo2mz2d4R+kB/BBP1YLkjLU9Le +40IK8pRDJXWAsKxNJ9aWJ3BJnKbj32btnbVMSucMhXy4rUVm9gX+ciYIFl0vfAlmo6i 2i0ZCaKfVNVqyVG7xmsfpnJYE68I9Oefzt/Rdd2Eh0fmO5zaCDTmY46ETFDq8Ztor7DN sM9Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=Cnuqc1YlBQBZ4RWPKzaqy9DfMXgSoNZrvvTdeydR7XY=; b=UNLhmv6f4maj9QSjosYZBj0auJMtfzaY0B7R3o45o5WEZ9FUNe3Jvwn2q1ySRl7sRy jLpdYxar3pjUNY4u5GWGT32/WjqadIc74a3DrtvfcDKfqCsJ52V/kY/uwJfvsyM+rxZH x38vA8PamctXZUj/afRJ/UILRxtBJHHZJVcmLfeSwop4jP+5EqtlELy91RnMcyXc7WgW PfyR8ygIFwsWOyyAs4Ra9EFT+gAuA5rfVAQIPcjY2n8u63YRwWLNbB+WuW2cTa4NSUiy 98ugtZu6Pu0gYgbyIAbdFeruRX39snJsWPAfP+d4SXvTc4tF9ga5BerxDnfte40Ry1ZR 1/qA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bCx056PQ; spf=pass (google.com: best guess record for domain of stable-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=stable-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: <stable-owner@vger.kernel.org> Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e8si1073936plb.420.2019.06.13.20.12.35; Thu, 13 Jun 2019 20:12:35 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of stable-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bCx056PQ; spf=pass (google.com: best guess record for domain of stable-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=stable-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726447AbfFNDMe (ORCPT <rfc822;matthew.hart@linaro.org> + 14 others); Thu, 13 Jun 2019 23:12:34 -0400 Received: from mail-pl1-f194.google.com ([209.85.214.194]:39800 "EHLO mail-pl1-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725819AbfFNDMe (ORCPT <rfc822;stable@vger.kernel.org>); Thu, 13 Jun 2019 23:12:34 -0400 Received: by mail-pl1-f194.google.com with SMTP id b7so373869pls.6 for <stable@vger.kernel.org>; Thu, 13 Jun 2019 20:12:34 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=Cnuqc1YlBQBZ4RWPKzaqy9DfMXgSoNZrvvTdeydR7XY=; b=bCx056PQTrtu4bcBdGQja4CHWdjoDe+5H+fLVBYU88hpCO0mdINyMFmiKguyS9D9RA ME26/gyKidKHOT6sc2fheDDmaUJ0eWshUQVYcqitEEOshB0SeFtS/fpdh0VOETgQSUrE furCIjr9M9DUKfdzkgNQVVHORPVTjYraCnjBkAm5yNTA8mes84LCT7IpFkgDSD4SpROE fMYNjTQ9OonP/wgTkKipTtd21c24O2/kCzcFzEdw5dKeswwnJYuIlKf8QLudP8C1WKyQ Oj5KaXiQ5v9trrdDY0ftykarsxdOhpRb4VZqVabajO83FiVDvAnSavu1yR+F0apB6hzm YW6g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=Cnuqc1YlBQBZ4RWPKzaqy9DfMXgSoNZrvvTdeydR7XY=; b=Dpy+8claWpwjJkK14CsEoF+nOiE+/WPPxLn3Nn9zF85hKY8AqXy/SeVWoi93S+sLNW pzYHYkbpfIVAYtqJhAfEYigB4N0DFjSgTydpHCKvhcAu8XUS+2mvSr623bbflSlO+Uwx UstNcwsPzANRlt/YZHJm29mxtvxNYcqkYd9Y2yJevdyzifVqN5cBu0j5v31WA7bnwLN+ 32WLfCx0xqq4DJ8pfqDJ88OB5xYhzpNGN4wW8iCjbheEgf7RuOyk4lsiOFjY9o5fndQd gCZi/AU/uXu+8T+bwgjbAZZVHTGpgJbwB6UAShhgfpWYvtCBo5LZBSHpRyMU6j0uJ4j5 oY1w== X-Gm-Message-State: APjAAAXiI5JHINEznm5igtDGGiGjfJxJXsPPwrVeaZZS+pFyzhEpWGja DT4H6v0+s7W1m5apCKeqMmcFwg== X-Received: by 2002:a17:902:8203:: with SMTP id x3mr7315832pln.304.1560481953855; Thu, 13 Jun 2019 20:12:33 -0700 (PDT) Received: from localhost ([122.172.66.84]) by smtp.gmail.com with ESMTPSA id d9sm1097756pgj.34.2019.06.13.20.12.32 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Thu, 13 Jun 2019 20:12:33 -0700 (PDT) From: Viresh Kumar <viresh.kumar@linaro.org> To: linux-arm-kernel@lists.infradead.org, Julien Thierry <Julien.Thierry@arm.com> Cc: Viresh Kumar <viresh.kumar@linaro.org>, stable@vger.kernel.org, Catalin Marinas <catalin.marinas@arm.com>, Marc Zyngier <marc.zyngier@arm.com>, Mark Rutland <mark.rutland@arm.com>, Will Deacon <will.deacon@arm.com>, Russell King <rmk+kernel@arm.linux.org.uk>, Vincent Guittot <vincent.guittot@linaro.org>, mark.brown@arm.com Subject: [PATCH v4.4 15/45] arm64: Factor out TTBR0_EL1 post-update workaround into a specific asm macro Date: Fri, 14 Jun 2019 08:37:58 +0530 Message-Id: <75c8ebf74edaebb1a62190c9ae1f39c609963f06.1560480942.git.viresh.kumar@linaro.org> X-Mailer: git-send-email 2.21.0.rc0.269.g1a574e7a288b In-Reply-To: <cover.1560480942.git.viresh.kumar@linaro.org> References: <cover.1560480942.git.viresh.kumar@linaro.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: stable-owner@vger.kernel.org Precedence: bulk List-ID: <stable.vger.kernel.org> X-Mailing-List: stable@vger.kernel.org |
Series |
V4.4 backport of arm64 Spectre patches
|
expand
|
diff --git a/arch/arm64/include/asm/assembler.h b/arch/arm64/include/asm/assembler.h index 2b30363a3a89..8ab46508e836 100644 --- a/arch/arm64/include/asm/assembler.h +++ b/arch/arm64/include/asm/assembler.h @@ -23,6 +23,7 @@ #ifndef __ASM_ASSEMBLER_H #define __ASM_ASSEMBLER_H +#include <asm/cpufeature.h> #include <asm/cputype.h> #include <asm/ptrace.h> #include <asm/thread_info.h> @@ -282,4 +283,21 @@ lr .req x30 // link register .Ldone\@: .endm +/* + * Errata workaround post TTBR0_EL1 update. + */ + .macro post_ttbr0_update_workaround +#ifdef CONFIG_CAVIUM_ERRATUM_27456 +alternative_if_not ARM64_WORKAROUND_CAVIUM_27456 + ret + nop + nop + nop +alternative_else + ic iallu + dsb nsh + isb +#endif + .endm + #endif /* __ASM_ASSEMBLER_H */ diff --git a/arch/arm64/mm/proc.S b/arch/arm64/mm/proc.S index f09636738007..4eb1084e203a 100644 --- a/arch/arm64/mm/proc.S +++ b/arch/arm64/mm/proc.S @@ -139,17 +139,8 @@ ENTRY(cpu_do_switch_mm) bfi x0, x1, #48, #16 // set the ASID msr ttbr0_el1, x0 // set TTBR0 isb -alternative_if_not ARM64_WORKAROUND_CAVIUM_27456 + post_ttbr0_update_workaround ret - nop - nop - nop -alternative_else - ic iallu - dsb nsh - isb - ret -alternative_endif ENDPROC(cpu_do_switch_mm) .section ".text.init", #alloc, #execinstr