From patchwork Sun Oct 22 23:28:40 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Henderson X-Patchwork-Id: 737075 Delivered-To: patch@linaro.org Received: by 2002:adf:dd81:0:b0:32d:baff:b0ca with SMTP id x1csp1283484wrl; Sun, 22 Oct 2023 16:36:44 -0700 (PDT) X-Google-Smtp-Source: AGHT+IFCMO2q3lqd9VFRmHsc1MAGtlIy4m4i91g2+TTeVC114h7t2UlvXkUaGEBKsH5SYYo3T7Od X-Received: by 2002:a05:622a:92:b0:419:5b6c:be62 with SMTP id o18-20020a05622a009200b004195b6cbe62mr9317749qtw.4.1698017804618; Sun, 22 Oct 2023 16:36:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1698017804; cv=none; d=google.com; s=arc-20160816; b=rHW9BTzP0WVy/vJN4B3BCgPkan3pW76nr2LUz8SBk8I2zLHh1feL6L+oHmw/ZzHlOG QcAsoqXrDbxmWv2F5Yc8GWKrk0HSa0MFL3Y3Kn6i1awq6Hh0xJS7Oc0ksV+b1fXBXlKl RgPL/fjCY2wXJfBp26I8Cb7JelCpQaIKN3MK/A9nB5vxn5PRLoKAQgRmUxWYyj3+hiqY ypjjR3Fr4rp/qY7gyWyHK45mkQpDPiR/tMLvax0jSUgBmtx++N6O2OSKA5edrZ5UrwyH +vqqvMWN6WuSGcXwgA8TtXj8y59W5iFHYuum+wtdDZLQDof3X/PfSI+zYW3H8cdpKq0O e9Gw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:content-transfer-encoding :mime-version:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=WwWF9fotaL/9Y6ofBKFT4PqJd0XcCRQ+ZCrDqfTdphg=; fh=TYrED6TOMxGX0VC4GtjviASLbYyJe19+7/tKWjN44KQ=; b=ICTVKevIlUKGulOntQhTYJlM22oa2z4QW2j0xplsrGbuxllID36gDoChMz6zuQ4Ewu JNbESJuVq/7lgbCVrVFjCqmH3gg6YSn0oyqeXvBO8ACTO2pjTEraQ6B+gSFgg47vZnLj 4Ho3AMwhOvfFeponhaqiLi9ioH8evtxwHBe2O4RlRk1s7UuCn3fy+GPgiVkCzY/8k5rX ewiVGawrhzyhJzAHYTTU6MxHpQyQBapDb+jpNTFE/ne/bFZvjWYAlAB4kN+ASoW4Ivc3 ISd0wQz97gWOxI0jPscv1EWTnlbFIDljjHd/2KXIEmolHsj+ZIp8zpV0q6Q9SoQUCOs4 RE0g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=XY80dWPd; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from lists.gnu.org (lists.gnu.org. [209.51.188.17]) by mx.google.com with ESMTPS id d16-20020ac85d90000000b004181f199478si4654763qtx.721.2023.10.22.16.36.44 for (version=TLS1_2 cipher=ECDHE-ECDSA-CHACHA20-POLY1305 bits=256/256); Sun, 22 Oct 2023 16:36:44 -0700 (PDT) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=XY80dWPd; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1quhwf-0004Gz-Iy; Sun, 22 Oct 2023 19:33:21 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1quhwd-000453-Dq for qemu-devel@nongnu.org; Sun, 22 Oct 2023 19:33:19 -0400 Received: from mail-pf1-x430.google.com ([2607:f8b0:4864:20::430]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1quhwX-0007Sf-3P for qemu-devel@nongnu.org; Sun, 22 Oct 2023 19:33:18 -0400 Received: by mail-pf1-x430.google.com with SMTP id d2e1a72fcca58-6b1ef786b7fso2600854b3a.3 for ; Sun, 22 Oct 2023 16:33:11 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1698017590; x=1698622390; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=WwWF9fotaL/9Y6ofBKFT4PqJd0XcCRQ+ZCrDqfTdphg=; b=XY80dWPdigTy+xvBP5C9I/DdkBahGKdnw9wbtUpa9FiWCSvvvDDFRxBJQRWdhZt5JE 6h+gPGXhLy7byIpjCbuoybV4XePSw7x3Az2cfNd24DpqDIhkGpHq5Bl0ZNkpUq1ztA5g dTFTFBNFs3o7C12nCSnSNfnbLErLt3dc2fiAPViTwTKmjAMOE3bgXGL6zBJtF2oACZkw PPJGSlXCCAgJ8f2jkZFgGH0EV4qoQLQ+ytAET2Wyvwn6UdD7DZamdeD9yfCrTjRPPYmt WaBlyb57B5aggQ50Z2SjtBvSbTtclCTlJGBhQqwDBeC7k+KW/BB4C/Um5Ne+L5IKbY21 wuDw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1698017590; x=1698622390; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=WwWF9fotaL/9Y6ofBKFT4PqJd0XcCRQ+ZCrDqfTdphg=; b=S0JfHblLTEK6f7iDzwIl3Gbpr72QvsmMLPSr/ymSA01DYhOPQTykKIRV3zCQOM+s8T kaMH+QwKTnxeb64IALIrgazud8u/k4Xq/wN2YQb/0WOqRuhMlQM2dmfdhpC7r6IUtZ4V ejIzVxchmr3UOISuBXAoXJnTws6Wgat3xjUpBs6wjWUkPxY53ycQRP9191MM6r9qqfc6 mZspEp9ijvp2eXDl58YGPOF6w3YaIFHBldUexk8u2lrpqhgASsDYq5b1fRbGgssELoIp 6q86ec+udMndFm5XqUj9kF3ZNS4YK47YbVNc0k7dkEkZIXhqXwZ+UgJmcLFrBfbJKG80 FuJw== X-Gm-Message-State: AOJu0YxaFxROZmCDC2imAgHmUH/nGFbqzzzElIRfTA6fjtnDshhPeld2 rpEb/ONyk8bx6H/M/yE6w0NSzmjvqH0wHwjA2bE= X-Received: by 2002:a05:6a20:3948:b0:17e:4f56:f5be with SMTP id r8-20020a056a20394800b0017e4f56f5bemr652910pzg.22.1698017590453; Sun, 22 Oct 2023 16:33:10 -0700 (PDT) Received: from stoup.. ([71.212.149.95]) by smtp.gmail.com with ESMTPSA id fe12-20020a056a002f0c00b0066a4e561beesm5182855pfb.173.2023.10.22.16.33.09 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 22 Oct 2023 16:33:10 -0700 (PDT) From: Richard Henderson To: qemu-devel@nongnu.org Cc: mark.cave-ayland@ilande.co.uk Subject: [PATCH v5 42/94] target/sparc: Move MOVcc, MOVR to decodetree Date: Sun, 22 Oct 2023 16:28:40 -0700 Message-Id: <20231022232932.80507-43-richard.henderson@linaro.org> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20231022232932.80507-1-richard.henderson@linaro.org> References: <20231022232932.80507-1-richard.henderson@linaro.org> MIME-Version: 1.0 Received-SPF: pass client-ip=2607:f8b0:4864:20::430; envelope-from=richard.henderson@linaro.org; helo=mail-pf1-x430.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, T_SPF_TEMPERROR=0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: qemu-devel-bounces+patch=linaro.org@nongnu.org Tested-by: Mark Cave-Ayland Acked-by: Mark Cave-Ayland Signed-off-by: Richard Henderson --- target/sparc/insns.decode | 4 ++ target/sparc/translate.c | 116 ++++++++++++++++++++------------------ 2 files changed, 64 insertions(+), 56 deletions(-) diff --git a/target/sparc/insns.decode b/target/sparc/insns.decode index 51cddc826d..cb21405e1a 100644 --- a/target/sparc/insns.decode +++ b/target/sparc/insns.decode @@ -209,3 +209,7 @@ Tcc_r 10 0 cond:4 111010 rs1:5 0 cc:1 0000000 rs2:5 # Bits [10:8] are reserved and the OSA2011 manual says they must be 0. Tcc_i_v9 10 0 cond:4 111010 rs1:5 1 cc:1 0 000 i:8 } + +MOVcc 10 rd:5 101100 1 cond:4 imm:1 cc:1 0 rs2_or_imm:s11 +MOVfcc 10 rd:5 101100 0 cond:4 imm:1 cc:2 rs2_or_imm:s11 +MOVR 10 rd:5 101111 rs1:5 imm:1 cond:3 rs2_or_imm:s10 diff --git a/target/sparc/translate.c b/target/sparc/translate.c index 3634b09fdc..1e9f5c660a 100644 --- a/target/sparc/translate.c +++ b/target/sparc/translate.c @@ -4321,6 +4321,64 @@ TRANS(SLL_i, ALL, do_shift_i, a, true, true) TRANS(SRL_i, ALL, do_shift_i, a, false, true) TRANS(SRA_i, ALL, do_shift_i, a, false, false) +static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) +{ + /* For simplicity, we under-decoded the rs2 form. */ + if (!imm && rs2_or_imm & ~0x1f) { + return NULL; + } + if (imm || rs2_or_imm == 0) { + return tcg_constant_tl(rs2_or_imm); + } else { + return cpu_regs[rs2_or_imm]; + } +} + +static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) +{ + TCGv dst = gen_load_gpr(dc, rd); + + tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); + gen_store_gpr(dc, rd, dst); + return advance_pc(dc); +} + +static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) +{ + TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); + DisasCompare cmp; + + if (src2 == NULL) { + return false; + } + gen_compare(&cmp, a->cc, a->cond, dc); + return do_mov_cond(dc, &cmp, a->rd, src2); +} + +static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) +{ + TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); + DisasCompare cmp; + + if (src2 == NULL) { + return false; + } + gen_fcompare(&cmp, a->cc, a->cond); + return do_mov_cond(dc, &cmp, a->rd, src2); +} + +static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) +{ + TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); + DisasCompare cmp; + + if (src2 == NULL) { + return false; + } + gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); + return do_mov_cond(dc, &cmp, a->rd, src2); +} + #define CHECK_IU_FEATURE(dc, FEATURE) \ if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ goto illegal_insn; @@ -4693,66 +4751,12 @@ static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) goto illegal_insn; /* WRTBR, WRHPR in decodetree */ #ifdef TARGET_SPARC64 case 0x2c: /* V9 movcc */ - { - int cc = GET_FIELD_SP(insn, 11, 12); - int cond = GET_FIELD_SP(insn, 14, 17); - DisasCompare cmp; - TCGv dst; - - if (insn & (1 << 18)) { - if (cc == 0) { - gen_compare(&cmp, 0, cond, dc); - } else if (cc == 2) { - gen_compare(&cmp, 1, cond, dc); - } else { - goto illegal_insn; - } - } else { - gen_fcompare(&cmp, cc, cond); - } - - /* The get_src2 above loaded the normal 13-bit - immediate field, not the 11-bit field we have - in movcc. But it did handle the reg case. */ - if (IS_IMM) { - simm = GET_FIELD_SPs(insn, 0, 10); - tcg_gen_movi_tl(cpu_src2, simm); - } - - dst = gen_load_gpr(dc, rd); - tcg_gen_movcond_tl(cmp.cond, dst, - cmp.c1, cmp.c2, - cpu_src2, dst); - gen_store_gpr(dc, rd, dst); - break; - } + case 0x2f: /* V9 movr */ + goto illegal_insn; /* in decodetree */ case 0x2e: /* V9 popc */ tcg_gen_ctpop_tl(cpu_dst, cpu_src2); gen_store_gpr(dc, rd, cpu_dst); break; - case 0x2f: /* V9 movr */ - { - int cond = GET_FIELD_SP(insn, 10, 12); - DisasCompare cmp; - TCGv dst; - - gen_compare_reg(&cmp, cond, cpu_src1); - - /* The get_src2 above loaded the normal 13-bit - immediate field, not the 10-bit field we have - in movr. But it did handle the reg case. */ - if (IS_IMM) { - simm = GET_FIELD_SPs(insn, 0, 9); - tcg_gen_movi_tl(cpu_src2, simm); - } - - dst = gen_load_gpr(dc, rd); - tcg_gen_movcond_tl(cmp.cond, dst, - cmp.c1, cmp.c2, - cpu_src2, dst); - gen_store_gpr(dc, rd, dst); - break; - } #endif default: goto illegal_insn;