From patchwork Mon Jul 10 22:26:04 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Patchwork-Submitter: =?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= X-Patchwork-Id: 701076 Delivered-To: patch@linaro.org Received: by 2002:adf:fcc5:0:0:0:0:0 with SMTP id f5csp5410334wrs; Mon, 10 Jul 2023 15:31:17 -0700 (PDT) X-Google-Smtp-Source: APBJJlHWR4RxLyLjCCG6D5GpjMCPiKW5G6NNtsdZCmpJAF1Wi6KoC0IX93h+xQmuKfQQUzRzVFMe X-Received: by 2002:a05:620a:2b0f:b0:765:a95a:571b with SMTP id do15-20020a05620a2b0f00b00765a95a571bmr13204823qkb.41.1689028277480; Mon, 10 Jul 2023 15:31:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1689028277; cv=none; d=google.com; s=arc-20160816; b=hPUzvWCG9tnXKmp6Z1DxuEym0E3HjQFnZax9YnCbBm77Rl7NzDFFGXwKPZ2HhVjRw7 b8VVrtzxOee8eHuLLR7nXFTaBXB2ysi9v2q/72AwnnrUpy4tnydivNKEPOJ+ebe6mryA UB9cFQmOIMw4K75Q8QyCqIIO6e+WG/T2k1uGMh9EDdqfTawPAZUGOq7KHojUZlp8rXh6 Vs5aS3e/D1/S8cdPCKc2q8PvZUND2DiIGBre6alq0Buqx760PdUUlYp9tv9a5LW147kf Ze7VS0OHT3WipKEn9fsuLhRrwi1qkpD349G4Xeaoo152d85jrQ6pvCkj27Fz9pmeLrxi eGrw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:content-transfer-encoding :mime-version:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=noAqc1iM8teP3z/+IYxbUAPdYxzHFromapc0DSXQg/4=; fh=aCcEwGhsSGSNR0xggAlhyAli0IIy+XLKD6nFEBIBxh8=; b=J84cyg1WjcpmSTqgD5Q4UsM7F+i7SpN/TMwajmKYusa3oe6GTlOZQxhySibZLAxLCS +CChX/DacVFl7Iwl/BZjhPcD/7kWIBTyTat60Np8tvwwh0D+BPkQ8+6AgrXTSmMnSb9U tD6+PZUBfo81dkGDfzt7cfaCjO+KbW7REaT8JzrKT+7lEbSXjbQxj1cz3vyBQObYZDln FoZUsVWKpwR0dyUFyh36dP0sl8JfQzECb4VXZSiZyNJkFuA/GtOR2HS6eprP+k6k/z3n wKbS3OuvIc4ZFjn2zPtLoLSgLJY13/ngt0NrzjioYLpUHzOSeTV94n0TaLGDeh3va0LN qJkw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=hF+jBTV3; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from lists.gnu.org (lists.gnu.org. [209.51.188.17]) by mx.google.com with ESMTPS id v187-20020a3793c4000000b00767d573c639si258997qkd.454.2023.07.10.15.31.17 for (version=TLS1_2 cipher=ECDHE-ECDSA-CHACHA20-POLY1305 bits=256/256); Mon, 10 Jul 2023 15:31:17 -0700 (PDT) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=hF+jBTV3; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1qIzNw-0003q3-69; Mon, 10 Jul 2023 18:29:36 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1qIzNu-0003pf-O3 for qemu-devel@nongnu.org; Mon, 10 Jul 2023 18:29:34 -0400 Received: from mail-wm1-x32d.google.com ([2a00:1450:4864:20::32d]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1qIzNt-0002CT-76 for qemu-devel@nongnu.org; Mon, 10 Jul 2023 18:29:34 -0400 Received: by mail-wm1-x32d.google.com with SMTP id 5b1f17b1804b1-3fba8e2aa52so56073755e9.1 for ; Mon, 10 Jul 2023 15:29:32 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1689028172; x=1691620172; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=noAqc1iM8teP3z/+IYxbUAPdYxzHFromapc0DSXQg/4=; b=hF+jBTV3EnOCwcEfWvbAwTKTVwocoomrdLT3EuM51Zq+v3jgCmt1F5v5LBQKPkrqS8 IkapOZdHw+9gElHseZCyQXWMjTdMnnMVstgDfILgKTDCTAXHALQOncVCdea9hrPm2GFe RrNDVJwwR26UlS1C6I0S1t7ezNDIVg6h1Jc8bmoGKNpUhecf/jni2L49+OWaMRDFfrFP /JALgXQVo1/deQfjxv77xfs4wp8u2d07uI5QeWzIQ2c445U9YpOysTaR/9CB3o/+oOhO Zc/bV4HuV6fR+9uuZAovfctziPq4uDZYx0q3reTAc3N03S8ceZnMJ5twH6si4hVYYAaF DA4w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1689028172; x=1691620172; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=noAqc1iM8teP3z/+IYxbUAPdYxzHFromapc0DSXQg/4=; b=JPvMqxr+o+IR+E7VQGcs+0y4vTJ1/pIv9iGaUjABW2lrwDUb0eXfzTK6W47JC9jW7v RUz+Wt3QsBImAgYSk+BZ5+vPCUrtb5643FMLjdBtDXxG98T9SsYbR4TleBMm0rQXIJMu PXWZ2M8jkdAHacmTLwZDgv3qojXbCafF/ihl02ghjdor6kiAhUnvx/OwRpuCCDGzc356 RXDzrwspE9W5/PeQxImgUaS+sqm7O2sQpAAld1dXyZe8+LAhBka26mfbumrgnb2PI7V6 8aV6Nl9TMCHcb6ZLRuT11fTk4l6JZK7zE1AEbKl+Nk87hfu9X99eIW0sjgGBEtHF8mO4 ZMaQ== X-Gm-Message-State: ABy/qLYrMucmfFo+rYyw1SuCkJ5MWP2aZy67bVAUpAJ7q1KMnJ+DPcLd j/XSi3oVJA1t+pPapDnvnv28MYkVlHoaoQvpW6XUHQ== X-Received: by 2002:adf:f8c3:0:b0:314:38e4:25a2 with SMTP id f3-20020adff8c3000000b0031438e425a2mr12902983wrq.37.1689028171737; Mon, 10 Jul 2023 15:29:31 -0700 (PDT) Received: from m1x-phil.lan (mst45-h01-176-184-47-225.dsl.sta.abo.bbox.fr. [176.184.47.225]) by smtp.gmail.com with ESMTPSA id g15-20020a5d554f000000b0031411e46af3sm512346wrw.97.2023.07.10.15.29.30 (version=TLS1_3 cipher=TLS_CHACHA20_POLY1305_SHA256 bits=256/256); Mon, 10 Jul 2023 15:29:31 -0700 (PDT) From: =?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= To: qemu-devel@nongnu.org Cc: Siarhei Volkau , Huacai Chen , =?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= , Jiaxun Yang , Marcin Nowakowski , qemu-stable@nongnu.org Subject: [PULL 37/44] target/mips: enable GINVx support for I6400 and I6500 Date: Tue, 11 Jul 2023 00:26:04 +0200 Message-Id: <20230710222611.50978-38-philmd@linaro.org> X-Mailer: git-send-email 2.38.1 In-Reply-To: <20230710222611.50978-1-philmd@linaro.org> References: <20230710222611.50978-1-philmd@linaro.org> MIME-Version: 1.0 Received-SPF: pass client-ip=2a00:1450:4864:20::32d; envelope-from=philmd@linaro.org; helo=mail-wm1-x32d.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=unavailable autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: qemu-devel-bounces+patch=linaro.org@nongnu.org From: Marcin Nowakowski GINVI and GINVT operations are supported on MIPS I6400 and I6500 cores, so indicate that properly in CP0.Config5 register bits [16:15]. Cc: qemu-stable@nongnu.org Signed-off-by: Marcin Nowakowski Reviewed-by: Philippe Mathieu-Daudé Message-Id: <20230630072806.3093704-1-marcin.nowakowski@fungible.com> Signed-off-by: Philippe Mathieu-Daudé --- target/mips/cpu-defs.c.inc | 4 ++-- 1 file changed, 2 insertions(+), 2 deletions(-) diff --git a/target/mips/cpu-defs.c.inc b/target/mips/cpu-defs.c.inc index 05d9ec7125..03185d9aa0 100644 --- a/target/mips/cpu-defs.c.inc +++ b/target/mips/cpu-defs.c.inc @@ -755,7 +755,7 @@ const mips_def_t mips_defs[] = .CP0_Config4 = MIPS_CONFIG4 | (1U << CP0C4_M) | (3 << CP0C4_IE) | (1 << CP0C4_AE) | (0xfc << CP0C4_KScrExist), .CP0_Config5 = MIPS_CONFIG5 | (1 << CP0C5_XNP) | (1 << CP0C5_VP) | - (1 << CP0C5_LLB) | (1 << CP0C5_MRP), + (1 << CP0C5_LLB) | (1 << CP0C5_MRP) | (3 << CP0C5_GI), .CP0_Config5_rw_bitmask = (1 << CP0C5_MSAEn) | (1 << CP0C5_SBRI) | (1 << CP0C5_FRE) | (1 << CP0C5_UFE), .CP0_LLAddr_rw_bitmask = 0, @@ -795,7 +795,7 @@ const mips_def_t mips_defs[] = .CP0_Config4 = MIPS_CONFIG4 | (1U << CP0C4_M) | (3 << CP0C4_IE) | (1 << CP0C4_AE) | (0xfc << CP0C4_KScrExist), .CP0_Config5 = MIPS_CONFIG5 | (1 << CP0C5_XNP) | (1 << CP0C5_VP) | - (1 << CP0C5_LLB) | (1 << CP0C5_MRP), + (1 << CP0C5_LLB) | (1 << CP0C5_MRP) | (3 << CP0C5_GI), .CP0_Config5_rw_bitmask = (1 << CP0C5_MSAEn) | (1 << CP0C5_SBRI) | (1 << CP0C5_FRE) | (1 << CP0C5_UFE), .CP0_LLAddr_rw_bitmask = 0,