From patchwork Mon Feb 8 02:37:44 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Henderson X-Patchwork-Id: 378500 Delivered-To: patch@linaro.org Received: by 2002:a02:b18a:0:0:0:0:0 with SMTP id t10csp4336363jah; Sun, 7 Feb 2021 19:37:45 -0800 (PST) X-Google-Smtp-Source: ABdhPJwh0TGT9ralA2JQ7I1xLxijA3AqukU8wOcvA7AccAglPi2fFTGZt8jSMooaWKirhVCeHlSj X-Received: by 2002:a25:946:: with SMTP id u6mr22568715ybm.231.1612755465607; Sun, 07 Feb 2021 19:37:45 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612755465; cv=none; d=google.com; s=arc-20160816; b=yH+DtSC4t3bUqfjdghF3O+8CbMgSsNRyXMeYqS2laY4DlINzZ+G9Yn99f7karqA4Lr zjOwngbFxCAnpcwPGbxALPcAHLYT/eHAYVkBQ3H4QfyNKpMxSOzxHGRQ3j/ttE7VB6gx kehVMfHjJTz2FI+m7nHnp9Z3uTSXeQ498TVzXL1W0Ukv3F2qVDJV4Hk1QpoqbmqkIe3G 3Nno0or75N2ZX3QoZkt/Wvl3lKL6gjhLL4tmVEnBjaqRnSYujBLmd4SFZdTmgg1c/JDm a8wpC7Bc2apwoRCjKz2JWhdx4O+WP2whgLrjTaFw1whTdIy3LPn5s5rlLWgftnTFBciw KXJQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:cc:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:content-transfer-encoding :mime-version:references:in-reply-to:message-id:date:subject:to:from :dkim-signature; bh=ZqOw+gxfHcL+GE2Ru72t2p+WgkIxr/f1vF2n8FMDX2k=; b=o9QvFp7cm0XpV5l+QfM6wVjSWybpj3bC6hs4onjeeICYj5YK0nfzYWojJWiX2QnaNt enr/UdQCT/yg20YbahGbLph/5KwJCRQfhSw7j42mb7Y3L++41Tm9wTrcegkR0DJEiFtj 9fB2zFJZELHA1Ahk0/H2S1SgT18b5rcQX76wG2r7A9Y/cLtWvLBChGlP32Z7d1ZZXQpq P1YdxdM6x20imXuYVt8kKfhtYUIMJEy0fl57KHoHh87WsUMd19SDNAN4qqObYvOC532L s6srqbTFkN4wYvJM0pKdCSqsFrYgI5Xf+c3fMqj0iIZ+vY0XtkkbDb6PaPaO+0TVBPma 1L+w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=fpaXP0n4; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from lists.gnu.org (lists.gnu.org. [209.51.188.17]) by mx.google.com with ESMTPS id r10si17114930ybk.154.2021.02.07.19.37.45 for (version=TLS1_2 cipher=ECDHE-ECDSA-CHACHA20-POLY1305 bits=256/256); Sun, 07 Feb 2021 19:37:45 -0800 (PST) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=fpaXP0n4; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from localhost ([::1]:52264 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1l8xMv-0004uU-2Z for patch@linaro.org; Sun, 07 Feb 2021 22:37:45 -0500 Received: from eggs.gnu.org ([2001:470:142:3::10]:58538) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1l8wSj-00032b-FU for qemu-devel@nongnu.org; Sun, 07 Feb 2021 21:39:41 -0500 Received: from mail-pl1-x632.google.com ([2607:f8b0:4864:20::632]:37874) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1l8wSh-0006DE-JO for qemu-devel@nongnu.org; Sun, 07 Feb 2021 21:39:41 -0500 Received: by mail-pl1-x632.google.com with SMTP id e12so7027609pls.4 for ; Sun, 07 Feb 2021 18:39:39 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=ZqOw+gxfHcL+GE2Ru72t2p+WgkIxr/f1vF2n8FMDX2k=; b=fpaXP0n498QmpOk5TdKJk7Xf7bOydW6kjxtL/2AOifgcn/a4Gle8McvcGBIGNLJ0q/ DVhUoE86sJUKfFDxJWAmg7oZZ3auFv/L22rYW33aoiwVd7QfFTI2YKKzPxV1wT7h5oCH vh3+/tqx5sQ3SPQ8bWFHxmZ08FbHgVcMLSJsrKVDWyZ1Wyj106LAJoe3g8bzuOwVhZPJ cUWc4sl6zU9YSKCODNyrNqAtKd6MPaIjZEkw1OIrTVDx7yqXSWZsB5wAEN9SHF34XrZw fP07PVYuWx5KrX4PNYAKpnCI10jz+kG7argIl7T0jHSlwM6qGXwQnM8v3mOnAK0M7Nfu OKzw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ZqOw+gxfHcL+GE2Ru72t2p+WgkIxr/f1vF2n8FMDX2k=; b=j46prRWMx9Yq+9QnPC7ePqz4ccViPlpuIwgO2TEmdocmKT7zSpeRWqfBfpbKcVNxVh RlAI77qaCbWig8tSAMYTWl3obgJcJk3ek1TKhUAFv0Vijm2PRKFe/beH3SiQPu2kNYce mxYD6RwPsiXBv5boZLCvmlvCe2ybwJtIp/pytQkZyP9L+rV80a6K7/a/qLPnk/eurF2Y rJMQZBcFx5Bt0CVvQcPnqYxKU79ID9ZMGmgrBfxKsjacRCLF50W8xHDqNfhLDDAGDCQc xoHGoGvAQI2Pg3XLk/Ky01BEb0eN7ln6tN40UiQOxjdKLm19kUFSJ5FJY6Qhsl/9yBjW bl8g== X-Gm-Message-State: AOAM532R0L0kdNOgT0zdkv+EAlOqkmaXokLykSlyM34/qoj9n3Nc1oZR icO+I8Pw1v/SjKiTTONDuxdChbFX+qLavQ== X-Received: by 2002:a17:902:c3cc:b029:e2:d0cd:4f6e with SMTP id j12-20020a170902c3ccb02900e2d0cd4f6emr5362196plj.77.1612751978244; Sun, 07 Feb 2021 18:39:38 -0800 (PST) Received: from localhost.localdomain (174-21-150-71.tukw.qwest.net. [174.21.150.71]) by smtp.gmail.com with ESMTPSA id 74sm650954pfw.53.2021.02.07.18.39.37 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 07 Feb 2021 18:39:37 -0800 (PST) From: Richard Henderson To: qemu-devel@nongnu.org Subject: [PATCH v3 62/70] tcg/tci: Implement goto_ptr Date: Sun, 7 Feb 2021 18:37:44 -0800 Message-Id: <20210208023752.270606-63-richard.henderson@linaro.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210208023752.270606-1-richard.henderson@linaro.org> References: <20210208023752.270606-1-richard.henderson@linaro.org> MIME-Version: 1.0 Received-SPF: pass client-ip=2607:f8b0:4864:20::632; envelope-from=richard.henderson@linaro.org; helo=mail-pl1-x632.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.23 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: sw@weilnetz.de Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: "Qemu-devel" This operation is critical to staying within the interpretation loop longer, which avoids the overhead of setup and teardown for many TBs. The check in tcg_prologue_init is disabled because TCI does want to use NULL to indicate exit, as opposed to branching to a real epilogue. Signed-off-by: Richard Henderson --- tcg/tci/tcg-target-con-set.h | 1 + tcg/tci/tcg-target.h | 2 +- tcg/tcg.c | 2 ++ tcg/tci.c | 19 +++++++++++++++++++ tcg/tci/tcg-target.c.inc | 16 ++++++++++++++++ 5 files changed, 39 insertions(+), 1 deletion(-) -- 2.25.1 diff --git a/tcg/tci/tcg-target-con-set.h b/tcg/tci/tcg-target-con-set.h index 316730f32c..ae2dc3b844 100644 --- a/tcg/tci/tcg-target-con-set.h +++ b/tcg/tci/tcg-target-con-set.h @@ -9,6 +9,7 @@ * Each operand should be a sequence of constraint letters as defined by * tcg-target-con-str.h; the constraint combination is inclusive or. */ +C_O0_I1(r) C_O0_I2(r, r) C_O0_I3(r, r, r) C_O0_I4(r, r, r, r) diff --git a/tcg/tci/tcg-target.h b/tcg/tci/tcg-target.h index d953f2ead3..17911d3297 100644 --- a/tcg/tci/tcg-target.h +++ b/tcg/tci/tcg-target.h @@ -86,7 +86,7 @@ #define TCG_TARGET_HAS_muls2_i32 0 #define TCG_TARGET_HAS_muluh_i32 0 #define TCG_TARGET_HAS_mulsh_i32 0 -#define TCG_TARGET_HAS_goto_ptr 0 +#define TCG_TARGET_HAS_goto_ptr 1 #define TCG_TARGET_HAS_direct_jump 0 #define TCG_TARGET_HAS_qemu_st8_i32 0 diff --git a/tcg/tcg.c b/tcg/tcg.c index 92aec0d238..ce80adcfbe 100644 --- a/tcg/tcg.c +++ b/tcg/tcg.c @@ -1314,10 +1314,12 @@ void tcg_prologue_init(TCGContext *s) } #endif +#ifndef CONFIG_TCG_INTERPRETER /* Assert that goto_ptr is implemented completely. */ if (TCG_TARGET_HAS_goto_ptr) { tcg_debug_assert(tcg_code_gen_epilogue != NULL); } +#endif } void tcg_func_start(TCGContext *s) diff --git a/tcg/tci.c b/tcg/tci.c index c4f0a7e82d..a6e30d31a9 100644 --- a/tcg/tci.c +++ b/tcg/tci.c @@ -69,6 +69,11 @@ static void tci_args_l(uint32_t insn, const void *tb_ptr, void **l0) *l0 = diff ? (void *)tb_ptr + diff : NULL; } +static void tci_args_r(uint32_t insn, TCGReg *r0) +{ + *r0 = extract32(insn, 8, 4); +} + static void tci_args_nl(uint32_t insn, const void *tb_ptr, uint8_t *n0, void **l1) { @@ -748,6 +753,15 @@ uintptr_t QEMU_DISABLE_CFI tcg_qemu_tb_exec(CPUArchState *env, tb_ptr = *(void **)ptr; break; + case INDEX_op_goto_ptr: + tci_args_r(insn, &r0); + ptr = (void *)regs[r0]; + if (!ptr) { + return 0; + } + tb_ptr = ptr; + break; + case INDEX_op_qemu_ld_i32: if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { tci_args_rrm(insn, &r0, &r1, &oi); @@ -1005,6 +1019,11 @@ int print_insn_tci(bfd_vma addr, disassemble_info *info) info->fprintf_func(info->stream, "%-12s %p", op_name, ptr); break; + case INDEX_op_goto_ptr: + tci_args_r(insn, &r0); + info->fprintf_func(info->stream, "%-12s %s", op_name, str_r(r0)); + break; + case INDEX_op_call: tci_args_nl(insn, tb_ptr, &len, &ptr); info->fprintf_func(info->stream, "%-12s %d,%p", op_name, len, ptr); diff --git a/tcg/tci/tcg-target.c.inc b/tcg/tci/tcg-target.c.inc index 0df8384be7..db29bc6e54 100644 --- a/tcg/tci/tcg-target.c.inc +++ b/tcg/tci/tcg-target.c.inc @@ -27,6 +27,9 @@ static TCGConstraintSetIndex tcg_target_op_def(TCGOpcode op) { switch (op) { + case INDEX_op_goto_ptr: + return C_O0_I1(r); + case INDEX_op_ld8u_i32: case INDEX_op_ld8s_i32: case INDEX_op_ld16u_i32: @@ -263,6 +266,15 @@ static void tcg_out_op_p(TCGContext *s, TCGOpcode op, void *p0) tcg_out32(s, insn); } +static void tcg_out_op_r(TCGContext *s, TCGOpcode op, TCGReg r0) +{ + tcg_insn_unit insn = 0; + + insn = deposit32(insn, 0, 8, op); + insn = deposit32(insn, 8, 4, r0); + tcg_out32(s, insn); +} + static void tcg_out_op_v(TCGContext *s, TCGOpcode op) { tcg_out32(s, (uint8_t)op); @@ -567,6 +579,10 @@ static void tcg_out_op(TCGContext *s, TCGOpcode opc, const TCGArg *args, set_jmp_reset_offset(s, args[0]); break; + case INDEX_op_goto_ptr: + tcg_out_op_r(s, opc, args[0]); + break; + case INDEX_op_br: tcg_out_op_l(s, opc, arg_label(args[0])); break;