From patchwork Sat Mar 23 19:09:19 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Henderson X-Patchwork-Id: 160963 Delivered-To: patch@linaro.org Received: by 2002:a02:c6d8:0:0:0:0:0 with SMTP id r24csp2181710jan; Sat, 23 Mar 2019 12:25:25 -0700 (PDT) X-Google-Smtp-Source: APXvYqyWuLNpCsCytm8by3QVaLAHeSbIf1D8J5pYIvAAmtAuwNMvnkwgbA9DN/NS3oN5lbMLMBHb X-Received: by 2002:a25:8481:: with SMTP id v1mr7937340ybk.248.1553369124998; Sat, 23 Mar 2019 12:25:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1553369124; cv=none; d=google.com; s=arc-20160816; b=j26Tl2bwnt3ZC884vPZRdgPNrFbi/SZMDg3gVsjrcBkfUwG9+N6Uzx8rrxAqZ79FQe CkVZHfkijOXytCjuChaZzRlMYacSf42Df38pWUgLa7W8LJ3wXDXP9Dl1AFoHXWxS1dWA 8d2o0DAHFrI6EPGwpHsmRF2BinCwJWGt6oF2wrRga5LZR7ikZFHflhGBUpe67FlNyoyb h0Y0O1y17oT9YuBzeSY/TCVnxD/YhI3BliIRmj5ccRhX9N9AJlN31SnMSQT3/41ra67v R3hORsoOuh+vCUd6l4rMlYSauv3Lm6Bo9HUJyx5tbkt3JiQhhVICatSqC0Fu7kq197IW GeCA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:subject:references:in-reply-to :message-id:date:to:from:dkim-signature; bh=57ikaDmYN7y02F9Mzb16eYk97wW2KxczFJN7+ymFB9o=; b=ZRiEciys5ALN+MMgvSsPPAilusJjnDdeSLjF9zbs8N9Y1H9DhJshoPwNsAM6TNjUBL QP6JRPNsn+0lTqUtSUo29lC7Jm5Y6UMVTMqa2TBGzoz/hO0m2zhy2fmrtR6cSeSdcGSK oMkYt2m3tT/gINIKb2hiEILTMcp7OjKYvDvgNa5jlGWYNs543sOSwGq+CgSN4A+qsm5Q NdWFYTMgB22ROv57aIfETw8GA2CZPvYWYXkSkBoYY0UQzVW4dsK31+QoWo4ctIqbyK98 vCqdQs3TXPU8cSokI1d3tS0R2t9Q6PNRG57pPqmTDj6UDrIkCpMt5W8SLWzVZymlz2xg zNQQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@linaro.org header.s=google header.b=kyhQNnKq; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from lists.gnu.org (lists.gnu.org. [209.51.188.17]) by mx.google.com with ESMTPS id s64si7237234ywb.247.2019.03.23.12.25.24 for (version=TLS1 cipher=AES128-SHA bits=128/128); Sat, 23 Mar 2019 12:25:24 -0700 (PDT) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; Authentication-Results: mx.google.com; dkim=fail header.i=@linaro.org header.s=google header.b=kyhQNnKq; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from localhost ([127.0.0.1]:46939 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1h7mGi-0000ID-E2 for patch@linaro.org; Sat, 23 Mar 2019 15:25:24 -0400 Received: from eggs.gnu.org ([209.51.188.92]:50871) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1h7mFh-0007kB-AQ for qemu-devel@nongnu.org; Sat, 23 Mar 2019 15:24:22 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1h7m2b-0007at-PX for qemu-devel@nongnu.org; Sat, 23 Mar 2019 15:10:52 -0400 Received: from mail-pg1-x542.google.com ([2607:f8b0:4864:20::542]:46022) by eggs.gnu.org with esmtps (TLS1.0:RSA_AES_128_CBC_SHA1:16) (Exim 4.71) (envelope-from ) id 1h7m2Z-00075q-AF for qemu-devel@nongnu.org; Sat, 23 Mar 2019 15:10:48 -0400 Received: by mail-pg1-x542.google.com with SMTP id y3so3683736pgk.12 for ; Sat, 23 Mar 2019 12:10:06 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:subject:date:message-id:in-reply-to:references; bh=57ikaDmYN7y02F9Mzb16eYk97wW2KxczFJN7+ymFB9o=; b=kyhQNnKqR0C2EP61XcT7vfAb5nOUwcXBLmRn84fmbQZjYcHW8AyVW2mKShjLwOrBZi AlMfiW4tBJr/WvL+5gG9uay5bSKvHIrj4u+5+c8Jd1Rir7ZiHpkfi+/eXH09krfTWr29 MgxQcZvedSow6rG1j2+jxkKmi4tgtqBnG6zmcg30o0wflZJWblwuZ2Ln/ITf2zIX1eM4 Z4n7q/47i6rAOAmSSVdrv3YD1u9WbWLLrpceWZfMjG+quM0G05t1866UAMPnAViGLaNr vhFRxFnbaeLvjMIXHPg4xA72qKDXQB476ncjDQf+mkONM1GsSE/uN1EuAz87Pjeu8mxV cMcw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:subject:date:message-id:in-reply-to :references; bh=57ikaDmYN7y02F9Mzb16eYk97wW2KxczFJN7+ymFB9o=; b=jwJGcfSIoD/QPl3Q/qkQjnONXMldrno+ta2FIbCSwaLSczMFGUMJsLKRHJf5ZQIono yUFpLpMOe5u97KoHs4SRHCMeQicOpP3Fuu830+U9ukxi2PryFzlQiXAUDqsHH5gI0moG YuAvaUSIOVNGzRXqRs3X6bprMGOfND8q56or8zpWnRJU/0iMcDx2/VjB1p/6H9baFC6F Jiw5RwMKT9oCZEIhick/ST7vh8QUjImamtqukGno8DxTwIt4GZRBfckGiN6gSUPj9RBc N7F/MqdJKjzAZAzLLMgV9oWR/RiKk5W2S0ccfNgwfC63kriT8iBNl021D2cNbnV+pcrM IpzQ== X-Gm-Message-State: APjAAAWqxr3tOxYhoZZYVkP69Kp4YG8QWi3Qlz/e77KRDsmEeZEVApVm os6Bg5tOpjE5K3tCETnIOnMzacXnL7U= X-Received: by 2002:a63:af06:: with SMTP id w6mr15047323pge.338.1553368204930; Sat, 23 Mar 2019 12:10:04 -0700 (PDT) Received: from localhost.localdomain (174-21-5-201.tukw.qwest.net. [174.21.5.201]) by smtp.gmail.com with ESMTPSA id h184sm25990703pfc.78.2019.03.23.12.10.03 for (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Sat, 23 Mar 2019 12:10:04 -0700 (PDT) From: Richard Henderson To: qemu-devel@nongnu.org Date: Sat, 23 Mar 2019 12:09:19 -0700 Message-Id: <20190323190925.21324-30-richard.henderson@linaro.org> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190323190925.21324-1-richard.henderson@linaro.org> References: <20190323190925.21324-1-richard.henderson@linaro.org> X-detected-operating-system: by eggs.gnu.org: Genre and OS details not recognized. X-Received-From: 2607:f8b0:4864:20::542 Subject: [Qemu-devel] [PATCH 29/35] cpu: Move ENV_OFFSET to exec/gen-icount.h X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: "Qemu-devel" Now that we have ArchCPU, we can define this generically, in the one place that needs it. Signed-off-by: Richard Henderson --- include/exec/gen-icount.h | 2 ++ target/alpha/cpu.h | 1 - target/arm/cpu.h | 2 -- target/cris/cpu.h | 1 - target/hppa/cpu.h | 1 - target/i386/cpu.h | 1 - target/lm32/cpu.h | 1 - target/m68k/cpu.h | 1 - target/microblaze/cpu.h | 1 - target/mips/cpu.h | 1 - target/moxie/cpu.h | 1 - target/nios2/cpu.h | 1 - target/openrisc/cpu.h | 1 - target/ppc/cpu.h | 1 - target/riscv/cpu.h | 2 -- target/s390x/cpu.h | 1 - target/sh4/cpu.h | 1 - target/sparc/cpu.h | 1 - target/tilegx/cpu.h | 1 - target/tricore/cpu.h | 1 - target/unicore32/cpu.h | 1 - target/xtensa/cpu.h | 2 -- 22 files changed, 2 insertions(+), 24 deletions(-) -- 2.17.1 diff --git a/include/exec/gen-icount.h b/include/exec/gen-icount.h index 24f7991781..9cfa6ccce5 100644 --- a/include/exec/gen-icount.h +++ b/include/exec/gen-icount.h @@ -5,6 +5,8 @@ /* Helpers for instruction counting code generation. */ +#define ENV_OFFSET offsetof(ArchCPU, env) + static TCGOp *icount_start_insn; static inline void gen_tb_start(TranslationBlock *tb) diff --git a/target/alpha/cpu.h b/target/alpha/cpu.h index e22518871a..93919bbaa2 100644 --- a/target/alpha/cpu.h +++ b/target/alpha/cpu.h @@ -273,7 +273,6 @@ struct AlphaCPU { QEMUTimer *alarm_timer; }; -#define ENV_OFFSET offsetof(AlphaCPU, env) #ifndef CONFIG_USER_ONLY extern const struct VMStateDescription vmstate_alpha_cpu; diff --git a/target/arm/cpu.h b/target/arm/cpu.h index 5797927992..41b76eed4e 100644 --- a/target/arm/cpu.h +++ b/target/arm/cpu.h @@ -907,8 +907,6 @@ void arm_cpu_post_init(Object *obj); uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz); -#define ENV_OFFSET offsetof(ARMCPU, env) - #ifndef CONFIG_USER_ONLY extern const struct VMStateDescription vmstate_arm_cpu; #endif diff --git a/target/cris/cpu.h b/target/cris/cpu.h index 6111dbb14c..b87a559137 100644 --- a/target/cris/cpu.h +++ b/target/cris/cpu.h @@ -183,7 +183,6 @@ struct CRISCPU { CPUCRISState env; }; -#define ENV_OFFSET offsetof(CRISCPU, env) #ifndef CONFIG_USER_ONLY extern const struct VMStateDescription vmstate_cris_cpu; diff --git a/target/hppa/cpu.h b/target/hppa/cpu.h index 1387066324..65986dacbf 100644 --- a/target/hppa/cpu.h +++ b/target/hppa/cpu.h @@ -222,7 +222,6 @@ struct HPPACPU { QEMUTimer *alarm_timer; }; -#define ENV_OFFSET offsetof(HPPACPU, env) typedef CPUHPPAState CPUArchState; typedef HPPACPU ArchCPU; diff --git a/target/i386/cpu.h b/target/i386/cpu.h index 7ff5ab77c1..c5351bea7e 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -1477,7 +1477,6 @@ struct X86CPU { int32_t hv_max_vps; }; -#define ENV_OFFSET offsetof(X86CPU, env) #ifndef CONFIG_USER_ONLY extern struct VMStateDescription vmstate_x86_cpu; diff --git a/target/lm32/cpu.h b/target/lm32/cpu.h index 69beb16972..deb83153b3 100644 --- a/target/lm32/cpu.h +++ b/target/lm32/cpu.h @@ -195,7 +195,6 @@ struct LM32CPU { uint32_t features; }; -#define ENV_OFFSET offsetof(LM32CPU, env) #ifndef CONFIG_USER_ONLY extern const struct VMStateDescription vmstate_lm32_cpu; diff --git a/target/m68k/cpu.h b/target/m68k/cpu.h index eb3048914e..2b180cf18d 100644 --- a/target/m68k/cpu.h +++ b/target/m68k/cpu.h @@ -163,7 +163,6 @@ struct M68kCPU { CPUM68KState env; }; -#define ENV_OFFSET offsetof(M68kCPU, env) void m68k_cpu_do_interrupt(CPUState *cpu); bool m68k_cpu_exec_interrupt(CPUState *cpu, int int_req); diff --git a/target/microblaze/cpu.h b/target/microblaze/cpu.h index a9748d57ad..ff3abb61af 100644 --- a/target/microblaze/cpu.h +++ b/target/microblaze/cpu.h @@ -310,7 +310,6 @@ struct MicroBlazeCPU { CPUMBState env; }; -#define ENV_OFFSET offsetof(MicroBlazeCPU, env) void mb_cpu_do_interrupt(CPUState *cs); bool mb_cpu_exec_interrupt(CPUState *cs, int int_req); diff --git a/target/mips/cpu.h b/target/mips/cpu.h index 914cc26c21..49c226b587 100644 --- a/target/mips/cpu.h +++ b/target/mips/cpu.h @@ -1051,7 +1051,6 @@ struct MIPSCPU { CPUMIPSState env; }; -#define ENV_OFFSET offsetof(MIPSCPU, env) void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf); diff --git a/target/moxie/cpu.h b/target/moxie/cpu.h index 71e7cf0f08..00b1486659 100644 --- a/target/moxie/cpu.h +++ b/target/moxie/cpu.h @@ -90,7 +90,6 @@ typedef struct MoxieCPU { CPUMoxieState env; } MoxieCPU; -#define ENV_OFFSET offsetof(MoxieCPU, env) void moxie_cpu_do_interrupt(CPUState *cs); void moxie_cpu_dump_state(CPUState *cpu, FILE *f, diff --git a/target/nios2/cpu.h b/target/nios2/cpu.h index 3fc27ead81..39a2471b18 100644 --- a/target/nios2/cpu.h +++ b/target/nios2/cpu.h @@ -193,7 +193,6 @@ typedef struct Nios2CPU { uint32_t fast_tlb_miss_addr; } Nios2CPU; -#define ENV_OFFSET offsetof(Nios2CPU, env) void nios2_tcg_init(void); void nios2_cpu_do_interrupt(CPUState *cs); diff --git a/target/openrisc/cpu.h b/target/openrisc/cpu.h index 853cf633e7..ad2118b599 100644 --- a/target/openrisc/cpu.h +++ b/target/openrisc/cpu.h @@ -317,7 +317,6 @@ typedef struct OpenRISCCPU { } OpenRISCCPU; -#define ENV_OFFSET offsetof(OpenRISCCPU, env) void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf); void openrisc_cpu_do_interrupt(CPUState *cpu); diff --git a/target/ppc/cpu.h b/target/ppc/cpu.h index c3fe154979..038e2499ed 100644 --- a/target/ppc/cpu.h +++ b/target/ppc/cpu.h @@ -1191,7 +1191,6 @@ struct PowerPCCPU { int32_t mig_slb_nr; }; -#define ENV_OFFSET offsetof(PowerPCCPU, env) PowerPCCPUClass *ppc_cpu_class_by_pvr(uint32_t pvr); PowerPCCPUClass *ppc_cpu_class_by_pvr_mask(uint32_t pvr); diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h index c18dd5eb24..9e71297ca7 100644 --- a/target/riscv/cpu.h +++ b/target/riscv/cpu.h @@ -229,8 +229,6 @@ extern const char * const riscv_fpr_regnames[]; extern const char * const riscv_excp_names[]; extern const char * const riscv_intr_names[]; -#define ENV_OFFSET offsetof(RISCVCPU, env) - void riscv_cpu_do_interrupt(CPUState *cpu); int riscv_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); diff --git a/target/s390x/cpu.h b/target/s390x/cpu.h index 372d4c198f..3a6a5ada86 100644 --- a/target/s390x/cpu.h +++ b/target/s390x/cpu.h @@ -163,7 +163,6 @@ struct S390CPU { uint32_t irqstate_saved_size; }; -#define ENV_OFFSET offsetof(S390CPU, env) #ifndef CONFIG_USER_ONLY extern const struct VMStateDescription vmstate_s390_cpu; diff --git a/target/sh4/cpu.h b/target/sh4/cpu.h index 1f94e7bf7b..02269c09b8 100644 --- a/target/sh4/cpu.h +++ b/target/sh4/cpu.h @@ -207,7 +207,6 @@ struct SuperHCPU { CPUSH4State env; }; -#define ENV_OFFSET offsetof(SuperHCPU, env) void superh_cpu_do_interrupt(CPUState *cpu); bool superh_cpu_exec_interrupt(CPUState *cpu, int int_req); diff --git a/target/sparc/cpu.h b/target/sparc/cpu.h index bf6f63d029..02e40d381b 100644 --- a/target/sparc/cpu.h +++ b/target/sparc/cpu.h @@ -532,7 +532,6 @@ struct SPARCCPU { CPUSPARCState env; }; -#define ENV_OFFSET offsetof(SPARCCPU, env) #ifndef CONFIG_USER_ONLY extern const struct VMStateDescription vmstate_sparc_cpu; diff --git a/target/tilegx/cpu.h b/target/tilegx/cpu.h index 7f8fe7c513..643b7dbd17 100644 --- a/target/tilegx/cpu.h +++ b/target/tilegx/cpu.h @@ -138,7 +138,6 @@ typedef struct TileGXCPU { CPUTLGState env; } TileGXCPU; -#define ENV_OFFSET offsetof(TileGXCPU, env) /* TILE-Gx memory attributes */ #define MMU_USER_IDX 0 /* Current memory operation is in user mode */ diff --git a/target/tricore/cpu.h b/target/tricore/cpu.h index 9ea5060a87..9e60ef981b 100644 --- a/target/tricore/cpu.h +++ b/target/tricore/cpu.h @@ -208,7 +208,6 @@ struct TriCoreCPU { CPUTriCoreState env; }; -#define ENV_OFFSET offsetof(TriCoreCPU, env) hwaddr tricore_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); void tricore_cpu_dump_state(CPUState *cpu, FILE *f, diff --git a/target/unicore32/cpu.h b/target/unicore32/cpu.h index 14c2d047fd..12b8268f7b 100644 --- a/target/unicore32/cpu.h +++ b/target/unicore32/cpu.h @@ -76,7 +76,6 @@ struct UniCore32CPU { CPUUniCore32State env; }; -#define ENV_OFFSET offsetof(UniCore32CPU, env) void uc32_cpu_do_interrupt(CPUState *cpu); bool uc32_cpu_exec_interrupt(CPUState *cpu, int int_req); diff --git a/target/xtensa/cpu.h b/target/xtensa/cpu.h index d5465c2853..6fddac3a2b 100644 --- a/target/xtensa/cpu.h +++ b/target/xtensa/cpu.h @@ -529,8 +529,6 @@ struct XtensaCPU { CPUXtensaState env; }; -#define ENV_OFFSET offsetof(XtensaCPU, env) - int xtensa_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw, int size, int mmu_idx);