From patchwork Thu Nov 6 15:50:59 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Greg Bellows X-Patchwork-Id: 40337 Return-Path: X-Original-To: linaro@patches.linaro.org Delivered-To: linaro@patches.linaro.org Received: from mail-wg0-f69.google.com (mail-wg0-f69.google.com [74.125.82.69]) by ip-10-151-82-157.ec2.internal (Postfix) with ESMTPS id 21B2A20C4E for ; Thu, 6 Nov 2014 15:59:18 +0000 (UTC) Received: by mail-wg0-f69.google.com with SMTP id l18sf832330wgh.8 for ; Thu, 06 Nov 2014 07:59:17 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:mime-version:delivered-to:from:to:date :message-id:in-reply-to:references:cc:subject:precedence:list-id :list-unsubscribe:list-archive:list-post:list-help:list-subscribe :errors-to:sender:x-original-sender :x-original-authentication-results:mailing-list; bh=7sc7XMF6NGndZzUk+F3tr/PgcvK8+9y2prjIIHECphk=; b=duUSKZ98Pdr3oXjFuwCgXMMe4fVu2NU9dzImnIFrDOWEhDQlASlbr8GU1lG/DV+tAq 72HRRBRHwZz1usW3JuwSrIrnZc626fkXsKTZ4TuLeoyen9JnY21vZ+HvjH1p3+zAMd9g bg7OP21H3fpfitKoqCM2DiIficY2ackBZVTIB3e+p0/3KzEcr2eh+BdCJRnC0h2HcW5f aGn3K4R48SNG0j6wMsd5XHPuBgO5rUFvcwuBU34KZPpHhWiatQLazWdc0J+c0+KV0nkA 1O8GZr5gQgXfeov73XsfM/uOHT6O0dmiUxzX9zfCOhzgRrYXhRaw+n87jk1UKwk4ijd5 BiRQ== X-Gm-Message-State: ALoCoQmxlkZ2znMrZfH/ZK9e50oekE4ZYPE0WDoC3Gew42S0buzNuf9NaI3Sp88PyyabVFqoo44b X-Received: by 10.194.191.137 with SMTP id gy9mr900975wjc.0.1415289557422; Thu, 06 Nov 2014 07:59:17 -0800 (PST) MIME-Version: 1.0 X-BeenThere: patchwork-forward@linaro.org Received: by 10.152.6.169 with SMTP id c9ls92579laa.104.gmail; Thu, 06 Nov 2014 07:59:17 -0800 (PST) X-Received: by 10.112.254.162 with SMTP id aj2mr5937774lbd.70.1415289557126; Thu, 06 Nov 2014 07:59:17 -0800 (PST) Received: from mail-lb0-f181.google.com (mail-lb0-f181.google.com. [209.85.217.181]) by mx.google.com with ESMTPS id uc5si11984296lbb.31.2014.11.06.07.59.17 for (version=TLSv1 cipher=ECDHE-RSA-RC4-SHA bits=128/128); Thu, 06 Nov 2014 07:59:17 -0800 (PST) Received-SPF: pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.217.181 as permitted sender) client-ip=209.85.217.181; Received: by mail-lb0-f181.google.com with SMTP id l4so1173829lbv.12 for ; Thu, 06 Nov 2014 07:59:17 -0800 (PST) X-Received: by 10.112.52.37 with SMTP id q5mr5839331lbo.32.1415289556986; Thu, 06 Nov 2014 07:59:16 -0800 (PST) X-Forwarded-To: patchwork-forward@linaro.org X-Forwarded-For: patch@linaro.org patchwork-forward@linaro.org Delivered-To: patch@linaro.org Received: by 10.112.184.201 with SMTP id ew9csp66246lbc; Thu, 6 Nov 2014 07:59:16 -0800 (PST) X-Received: by 10.140.27.194 with SMTP id 60mr7441556qgx.57.1415289555432; Thu, 06 Nov 2014 07:59:15 -0800 (PST) Received: from lists.gnu.org (lists.gnu.org. [2001:4830:134:3::11]) by mx.google.com with ESMTPS id d10si12414066qar.59.2014.11.06.07.59.14 for (version=TLSv1 cipher=RC4-SHA bits=128/128); Thu, 06 Nov 2014 07:59:15 -0800 (PST) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 2001:4830:134:3::11 as permitted sender) client-ip=2001:4830:134:3::11; Received: from localhost ([::1]:54619 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1XmPSs-0005JX-Ma for patch@linaro.org; Thu, 06 Nov 2014 10:59:14 -0500 Received: from eggs.gnu.org ([2001:4830:134:3::10]:36747) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1XmPLm-0001vF-LM for qemu-devel@nongnu.org; Thu, 06 Nov 2014 10:51:59 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1XmPLh-0004JK-Qt for qemu-devel@nongnu.org; Thu, 06 Nov 2014 10:51:54 -0500 Received: from mail-pa0-f48.google.com ([209.85.220.48]:44765) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1XmPLh-0004J6-KJ for qemu-devel@nongnu.org; Thu, 06 Nov 2014 10:51:49 -0500 Received: by mail-pa0-f48.google.com with SMTP id ey11so1472425pad.35 for ; Thu, 06 Nov 2014 07:51:49 -0800 (PST) X-Received: by 10.70.136.164 with SMTP id qb4mr5428958pdb.36.1415289109035; Thu, 06 Nov 2014 07:51:49 -0800 (PST) Received: from gbellows-linaro.qualcomm.com (rrcs-67-52-129-61.west.biz.rr.com. [67.52.129.61]) by mx.google.com with ESMTPSA id z9sm6245585pdp.73.2014.11.06.07.51.47 for (version=TLSv1.1 cipher=ECDHE-RSA-RC4-SHA bits=128/128); Thu, 06 Nov 2014 07:51:48 -0800 (PST) From: Greg Bellows To: qemu-devel@nongnu.org, serge.fdrv@gmail.com, edgar.iglesias@gmail.com, aggelerf@ethz.ch, peter.maydell@linaro.org Date: Thu, 6 Nov 2014 09:50:59 -0600 Message-Id: <1415289073-14681-13-git-send-email-greg.bellows@linaro.org> X-Mailer: git-send-email 1.8.3.2 In-Reply-To: <1415289073-14681-1-git-send-email-greg.bellows@linaro.org> References: <1415289073-14681-1-git-send-email-greg.bellows@linaro.org> X-detected-operating-system: by eggs.gnu.org: GNU/Linux 2.2.x-3.x [generic] [fuzzy] X-Received-From: 209.85.220.48 Cc: greg.bellows@linaro.org Subject: [Qemu-devel] [PATCH v10 12/26] target-arm: add MVBAR support X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.14 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: , List-Help: , List-Subscribe: , Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: qemu-devel-bounces+patch=linaro.org@nongnu.org X-Removed-Original-Auth: Dkim didn't pass. X-Original-Sender: greg.bellows@linaro.org X-Original-Authentication-Results: mx.google.com; spf=pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.217.181 as permitted sender) smtp.mail=patch+caf_=patchwork-forward=linaro.org@linaro.org Mailing-list: list patchwork-forward@linaro.org; contact patchwork-forward+owners@linaro.org X-Google-Group-Id: 836684582541 From: Fabian Aggeler Use MVBAR register as exception vector base address for exceptions taken to CPU monitor mode. Signed-off-by: Sergey Fedorov Signed-off-by: Fabian Aggeler Signed-off-by: Greg Bellows Reviewed-by: Peter Maydell --- v8 -> v9 - Fixed declaration order of the MVBARR register components v7 -> v8 - Changed the mvbar cp15 storage from uint64_t to uint32_t --- target-arm/cpu.h | 1 + target-arm/helper.c | 15 +++++++++------ 2 files changed, 10 insertions(+), 6 deletions(-) diff --git a/target-arm/cpu.h b/target-arm/cpu.h index 7a860e6..cdc6f6d 100644 --- a/target-arm/cpu.h +++ b/target-arm/cpu.h @@ -211,6 +211,7 @@ typedef struct CPUARMState { uint32_t c9_pminten; /* perf monitor interrupt enables */ uint64_t mair_el1; uint64_t vbar_el[4]; /* vector base address register */ + uint32_t mvbar; /* (monitor) vector base address register */ uint32_t c13_fcse; /* FCSE PID. */ uint64_t contextidr_el1; /* Context ID. */ uint64_t tpidr_el0; /* User RW Thread register. */ diff --git a/target-arm/helper.c b/target-arm/helper.c index cb15ad4..a12ba1f 100644 --- a/target-arm/helper.c +++ b/target-arm/helper.c @@ -2356,6 +2356,9 @@ static const ARMCPRegInfo el3_cp_reginfo[] = { { .name = "NSACR", .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2, .access = PL3_W | PL1_R, .resetvalue = 0, .fieldoffset = offsetof(CPUARMState, cp15.nsacr) }, + { .name = "MVBAR", .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, + .access = PL3_RW, .writefn = vbar_write, .resetvalue = 0, + .fieldoffset = offsetof(CPUARMState, cp15.mvbar) }, REGINFO_SENTINEL }; @@ -4272,16 +4275,16 @@ void arm_cpu_do_interrupt(CPUState *cs) cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); return; /* Never happens. Keep compiler happy. */ } - /* High vectors. */ - if (env->cp15.c1_sys & SCTLR_V) { - /* when enabled, base address cannot be remapped. */ + + if (new_mode == ARM_CPU_MODE_MON) { + addr += env->cp15.mvbar; + } else if (env->cp15.c1_sys & SCTLR_V) { + /* High vectors. When enabled, base address cannot be remapped. */ addr += 0xffff0000; } else { /* ARM v7 architectures provide a vector base address register to remap * the interrupt vector table. - * This register is only followed in non-monitor mode, and has a secure - * and un-secure copy. Since the cpu is always in a un-secure operation - * and is never in monitor mode this feature is always active. + * This register is only followed in non-monitor mode, and is banked. * Note: only bits 31:5 are valid. */ addr += env->cp15.vbar_el[1];