From patchwork Thu Oct 30 21:28:49 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Greg Bellows X-Patchwork-Id: 39954 Return-Path: X-Original-To: linaro@patches.linaro.org Delivered-To: linaro@patches.linaro.org Received: from mail-lb0-f200.google.com (mail-lb0-f200.google.com [209.85.217.200]) by ip-10-151-82-157.ec2.internal (Postfix) with ESMTPS id 729ED202FE for ; Fri, 31 Oct 2014 18:16:20 +0000 (UTC) Received: by mail-lb0-f200.google.com with SMTP id f15sf4521778lbj.11 for ; Fri, 31 Oct 2014 11:16:19 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:mime-version:delivered-to:from:to:date :message-id:in-reply-to:references:cc:subject:precedence:list-id :list-unsubscribe:list-archive:list-post:list-help:list-subscribe :errors-to:sender:x-original-sender :x-original-authentication-results:mailing-list; bh=eRbaIVaceU3kIN3Tmb5lINDYnahzj0jSXY0GWUlgzbY=; b=Qj54xdSsxXj1dWhkqZxDvrdTSQmt7gux31MwV7UhxJA7jlBjexgtNvzhN6aJZFX15g mZaKDbjRDIQJgVWSyoJkmosQ0TfwDNiCuwWARvxK7t36ADpPshfT8YUeXw2xCjAgc48x jVHAXw6HmpZHTNydvNt3LvMKekdJE88UsKX05rye72/ZoH+FcxzezRnLi5+0+qzZRnUh P7vS+uK232h4XtSG821Jng+QaXfJYC1wj98syyJdqNTSexQPoAzxDJvOqAA2TkMaeYlG /N34LRf237oqZuLYZxNIX6ZDMuPcm1qAUCoJBkEjgAHP2+B9saigowj5m63r08u/bnq9 1LYw== X-Gm-Message-State: ALoCoQkmYQsqgLiJRtSeFSxJEcv34sCLmQg3jBfdnhrsbjDJvqwRX9tkz4j9N0LdZS38pTWXOqUx X-Received: by 10.112.140.132 with SMTP id rg4mr637107lbb.12.1414779379309; Fri, 31 Oct 2014 11:16:19 -0700 (PDT) MIME-Version: 1.0 X-BeenThere: patchwork-forward@linaro.org Received: by 10.152.197.100 with SMTP id it4ls514162lac.7.gmail; Fri, 31 Oct 2014 11:16:19 -0700 (PDT) X-Received: by 10.112.48.3 with SMTP id h3mr28715681lbn.71.1414779379167; Fri, 31 Oct 2014 11:16:19 -0700 (PDT) Received: from mail-la0-f44.google.com (mail-la0-f44.google.com. [209.85.215.44]) by mx.google.com with ESMTPS id u8si9498439lag.135.2014.10.31.11.16.19 for (version=TLSv1 cipher=ECDHE-RSA-RC4-SHA bits=128/128); Fri, 31 Oct 2014 11:16:19 -0700 (PDT) Received-SPF: pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.215.44 as permitted sender) client-ip=209.85.215.44; Received: by mail-la0-f44.google.com with SMTP id gf13so6715491lab.17 for ; Fri, 31 Oct 2014 11:16:18 -0700 (PDT) X-Received: by 10.112.12.35 with SMTP id v3mr28212989lbb.80.1414779378315; Fri, 31 Oct 2014 11:16:18 -0700 (PDT) X-Forwarded-To: patchwork-forward@linaro.org X-Forwarded-For: patch@linaro.org patchwork-forward@linaro.org Delivered-To: patch@linaro.org Received: by 10.112.84.229 with SMTP id c5csp242074lbz; Fri, 31 Oct 2014 11:16:17 -0700 (PDT) X-Received: by 10.140.104.200 with SMTP id a66mr7331235qgf.37.1414779376753; Fri, 31 Oct 2014 11:16:16 -0700 (PDT) Received: from lists.gnu.org (lists.gnu.org. [2001:4830:134:3::11]) by mx.google.com with ESMTPS id t98si18248215qga.109.2014.10.31.11.16.16 for (version=TLSv1 cipher=RC4-SHA bits=128/128); Fri, 31 Oct 2014 11:16:16 -0700 (PDT) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 2001:4830:134:3::11 as permitted sender) client-ip=2001:4830:134:3::11; Received: from localhost ([::1]:40602 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1XkGkB-00071U-LJ for patch@linaro.org; Fri, 31 Oct 2014 14:16:15 -0400 Received: from eggs.gnu.org ([2001:4830:134:3::10]:50800) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1XkE63-0005kK-Eg for qemu-devel@nongnu.org; Fri, 31 Oct 2014 11:27:22 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1XjxHk-00056L-0z for qemu-devel@nongnu.org; Thu, 30 Oct 2014 17:29:41 -0400 Received: from mail-pa0-f48.google.com ([209.85.220.48]:42691) by eggs.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1XjxHj-00055W-OC for qemu-devel@nongnu.org; Thu, 30 Oct 2014 17:29:35 -0400 Received: by mail-pa0-f48.google.com with SMTP id ey11so6272010pad.21 for ; Thu, 30 Oct 2014 14:29:35 -0700 (PDT) X-Received: by 10.66.176.39 with SMTP id cf7mr20019482pac.93.1414704575012; Thu, 30 Oct 2014 14:29:35 -0700 (PDT) Received: from gbellows-linaro.qualcomm.com (rrcs-67-52-129-61.west.biz.rr.com. [67.52.129.61]) by mx.google.com with ESMTPSA id o5sm8017713pdr.50.2014.10.30.14.29.33 for (version=TLSv1.1 cipher=ECDHE-RSA-RC4-SHA bits=128/128); Thu, 30 Oct 2014 14:29:34 -0700 (PDT) From: Greg Bellows To: qemu-devel@nongnu.org, peter.maydell@linaro.org, serge.fdrv@gmail.com, edgar.iglesias@gmail.com, aggelerf@ethz.ch Date: Thu, 30 Oct 2014 16:28:49 -0500 Message-Id: <1414704538-17103-19-git-send-email-greg.bellows@linaro.org> X-Mailer: git-send-email 1.8.3.2 In-Reply-To: <1414704538-17103-1-git-send-email-greg.bellows@linaro.org> References: <1414704538-17103-1-git-send-email-greg.bellows@linaro.org> X-detected-operating-system: by eggs.gnu.org: GNU/Linux 2.2.x-3.x [generic] [fuzzy] X-Received-From: 209.85.220.48 Cc: greg.bellows@linaro.org Subject: [Qemu-devel] [PATCH v8 18/27] target-arm: make c2_mask and c2_base_mask banked X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.14 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: , List-Help: , List-Subscribe: , Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: qemu-devel-bounces+patch=linaro.org@nongnu.org X-Removed-Original-Auth: Dkim didn't pass. X-Original-Sender: greg.bellows@linaro.org X-Original-Authentication-Results: mx.google.com; spf=pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.215.44 as permitted sender) smtp.mail=patch+caf_=patchwork-forward=linaro.org@linaro.org Mailing-list: list patchwork-forward@linaro.org; contact patchwork-forward+owners@linaro.org X-Google-Group-Id: 836684582541 From: Fabian Aggeler Since TTBCR is banked we will bank c2_mask and c2_base_mask too. This avoids recalculating them on switches from secure to non-secure world. Signed-off-by: Fabian Aggeler Signed-off-by: Greg Bellows --- v5 -> v6 - Switch to use distinct CPREG secure flags v4 -> v5 - Changed c2_mask updates to use the TTBCR cpreg bank flag for selcting the secure bank instead of the A32_BANKED_CURRENT macro. This more accurately chooses the correct bank matching that of the TTBCR being accessed. --- target-arm/cpu.h | 10 ++++++++-- target-arm/helper.c | 24 ++++++++++++++++++------ 2 files changed, 26 insertions(+), 8 deletions(-) diff --git a/target-arm/cpu.h b/target-arm/cpu.h index f125bdd..6e9f1c3 100644 --- a/target-arm/cpu.h +++ b/target-arm/cpu.h @@ -226,8 +226,14 @@ typedef struct CPUARMState { }; uint64_t tcr_el[4]; }; - uint32_t c2_mask; /* MMU translation table base selection mask. */ - uint32_t c2_base_mask; /* MMU translation table base 0 mask. */ + struct { /* MMU translation table base selection mask. */ + uint32_t c2_mask_ns; + uint32_t c2_mask_s; + }; + struct { /* MMU translation table base 0 mask. */ + uint32_t c2_base_mask_ns; + uint32_t c2_base_mask_s; + }; uint32_t c2_data; /* MPU data cachable bits. */ uint32_t c2_insn; /* MPU instruction cachable bits. */ uint32_t c3; /* MMU domain access control register diff --git a/target-arm/helper.c b/target-arm/helper.c index 896b40d..27eaf9c 100644 --- a/target-arm/helper.c +++ b/target-arm/helper.c @@ -1584,8 +1584,14 @@ static void vmsa_ttbcr_raw_write(CPUARMState *env, const ARMCPRegInfo *ri, * and the c2_mask and c2_base_mask values are meaningless. */ raw_write(env, ri, value); - env->cp15.c2_mask = ~(((uint32_t)0xffffffffu) >> maskshift); - env->cp15.c2_base_mask = ~((uint32_t)0x3fffu >> maskshift); + + /* Update the masks corresponding to the the TTBCR bank being written */ + A32_BANKED_REG_SET(env, c2_mask, + ARM_CP_SECSTATE_TEST(ri, ARM_CP_SECSTATE_S), + ~(((uint32_t)0xffffffffu) >> maskshift)); + A32_BANKED_REG_SET(env, c2_base_mask, + ARM_CP_SECSTATE_TEST(ri, ARM_CP_SECSTATE_S), + ~((uint32_t)0x3fffu >> maskshift)); } static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, @@ -1604,9 +1610,15 @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, static void vmsa_ttbcr_reset(CPUARMState *env, const ARMCPRegInfo *ri) { - env->cp15.c2_base_mask = 0xffffc000u; + /* Rest both the TTBCR as well as the masks corresponding to the bank of + * the TTBCR being reset. + */ + A32_BANKED_REG_SET(env, c2_base_mask, + ARM_CP_SECSTATE_TEST(ri, ARM_CP_SECSTATE_S), + 0xffffc000u); + A32_BANKED_REG_SET(env, c2_mask, + ARM_CP_SECSTATE_TEST(ri, ARM_CP_SECSTATE_S), 0); raw_write(env, ri, 0); - env->cp15.c2_mask = 0; } static void vmsa_tcr_el1_write(CPUARMState *env, const ARMCPRegInfo *ri, @@ -4440,7 +4452,7 @@ static bool get_level1_table_address(CPUARMState *env, uint32_t *table, * AArch32 there is a secure and non-secure instance of the translation * table registers. */ - if (address & env->cp15.c2_mask) { + if (address & A32_BANKED_CURRENT_REG_GET(env, c2_mask)) { if (A32_BANKED_CURRENT_REG_GET(env, ttbcr) & TTBCR_PD1) { /* Translation table walk disabled for TTBR1 */ return false; @@ -4452,7 +4464,7 @@ static bool get_level1_table_address(CPUARMState *env, uint32_t *table, return false; } *table = A32_BANKED_CURRENT_REG_GET(env, ttbr0) & - env->cp15.c2_base_mask; + A32_BANKED_CURRENT_REG_GET(env, c2_base_mask); } *table |= (address >> 18) & 0x3ffc; return true;