From patchwork Tue Jun 13 05:04:00 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Masahiro Yamada X-Patchwork-Id: 103690 Delivered-To: patch@linaro.org Received: by 10.140.91.77 with SMTP id y71csp235915qgd; Mon, 12 Jun 2017 22:06:54 -0700 (PDT) X-Received: by 10.98.2.151 with SMTP id 145mr18123753pfc.52.1497330414081; Mon, 12 Jun 2017 22:06:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1497330414; cv=none; d=google.com; s=arc-20160816; b=miZn33RMj3hO3/XaLiMQMXaztoVNAVK5Mmq3fmdmRvveBPbpQpQ5xYLHyHT6YziIKf f+z7fZ1YDXXLKPeME1gC46jfZ31SW6Gytd7/HG9De3uzJrmslSZoAdnbSGke8czASUCd YeU9uOkVFokVprW/QyeCdUfn3KbmB5OW7JscqRohUBFmP+CCGMRlHjFJzXHR9yTqERpZ WCTsRR3cC8FSzoRTc121reQLhq6GkhjmbPUbxYZc+rJcX82b0kjjfxpuG6Ztz0KFtgFj wg3Mkpdh5/fB7ZWckAoHKGtFlpdPnOj/yjgsHZJ9WruRdYS0wpVXHgiSeCOLCaaR+GIB FBxw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:dkim-filter :arc-authentication-results; bh=r/kifhc2gMfg1QVb0fNcHrZok4+Z68NvnFhx42jTy3M=; b=qhofRygrgNTThGuFxM2GvRMYq9EN7b59TeDI8lpn08qJ/qrM78JxBIvuYhKBWm8RJr AUsbHf3NEGDX7z+H/nshNF2GDmsAJHVYlSI1v1xlPTVBSeW0l+3cccyxdOY7jE7HfnjS /DucfRcWiRh36sCHe2B2SUswMrSrVyHoEapdRaZhFeplw/a5gU/b2RUB0qMjsRwoZCMe yhd+DKmcl8uAWg99zVAIGbjx6Fc5DRwkOQdCK5cBgl9bHipbD5zs2X3pn+ConPTSOy4g LeTqWM/MKpXFJh3XOFZ657WtfUrFYM6znUBppSPASc0MEPXBVaf//RhvIfPacS7c8IQ8 qT5Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nifty.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z129si576391pgz.402.2017.06.12.22.06.53; Mon, 12 Jun 2017 22:06:54 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nifty.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752148AbdFMFGr (ORCPT + 25 others); Tue, 13 Jun 2017 01:06:47 -0400 Received: from conuserg-09.nifty.com ([210.131.2.76]:46427 "EHLO conuserg-09.nifty.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752003AbdFMFGo (ORCPT ); Tue, 13 Jun 2017 01:06:44 -0400 Received: from pug.e01.socionext.com (p14092-ipngnfx01kyoto.kyoto.ocn.ne.jp [153.142.97.92]) (authenticated) by conuserg-09.nifty.com with ESMTP id v5D54ENm023096; Tue, 13 Jun 2017 14:04:24 +0900 DKIM-Filter: OpenDKIM Filter v2.10.3 conuserg-09.nifty.com v5D54ENm023096 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nifty.com; s=dec2015msa; t=1497330265; bh=r/kifhc2gMfg1QVb0fNcHrZok4+Z68NvnFhx42jTy3M=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=NOIbm6bmJKb3t2uPizXULpinOChcLSZa4vgaW6j0h7mmy1IAd0Zva81b3M+D8Zpro qiBaIzgo5RCVvMThdqkB5cvnOxPcWkVQxyFsm++JojASOD5Kx+SLkmI207MS8nqG9k mbqClILn+1hAnx7bFfvR8qDUd+QJrG43Zo2GFv7RTyfehKpvNh/E3tA16eXpQoKQBB ciPuQLsnplMeUHRj1eydKJjibqktUtwy1BKeXIiQd1iHidDtepA/FdgSCiTPZSz6vH d2h15ynOzQokdnBFNkpIfEgZaM4Tak1q86oaGdRPqQOQ3qysAiTgQSXDjgXSe8pg7I bG7GUVT9yCiVQ== X-Nifty-SrcIP: [153.142.97.92] From: Masahiro Yamada To: linux-mtd@lists.infradead.org Cc: Enrico Jorns , Artem Bityutskiy , Dinh Nguyen , Boris Brezillon , Marek Vasut , David Woodhouse , Masami Hiramatsu , Chuanxiao Dong , Jassi Brar , Masahiro Yamada , Cyrille Pitchen , linux-kernel@vger.kernel.org, Brian Norris , Richard Weinberger Subject: [PATCH v6 08/18] mtd: nand: denali: fix bank reset function to detect the number of chips Date: Tue, 13 Jun 2017 14:04:00 +0900 Message-Id: <1497330250-17348-9-git-send-email-yamada.masahiro@socionext.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1497330250-17348-1-git-send-email-yamada.masahiro@socionext.com> References: <1497330250-17348-1-git-send-email-yamada.masahiro@socionext.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The nand_scan_ident() iterates over maxchips, and calls nand_reset() for each. This driver currently passes the maximum number of banks (=chip selects) supported by the controller as maxchips. So, maxchips is typically 4 or 8. Usually, less number of NAND chips are connected to the controller. This can be a problem for ONFi devices. Now, this driver implements ->setup_data_interface() hook, so nand_setup_data_interface() issues Set Features (0xEF) command, which waits until the chip returns R/B# response. If no chip there, we know it never happens, but the driver still ends up with waiting for a long time. It will finally bail-out with timeout error and the driver will work with existing chips, but unnecessary wait will give a bad user experience. The denali_nand_reset() polls the INTR__RST_COMP and INTR__TIME_OUT bits, but they are always set even if not NAND chip is connected to that bank. To know the chip existence, INTR__INT_ACT bit must be checked; this flag is set only when R/B# is toggled. Since the Reset (0xFF) command toggles the R/B# pin, this can be used to know the actual number of chips, and update denali->max_banks. Signed-off-by: Masahiro Yamada --- Boris mentioned this information can be retrieved from DT (http://patchwork.ozlabs.org/patch/745118/), but I'd like to take time for controller/chip decoupling. I am tackling on that, but not completed yet. I believe this commit stands for denali_pci, at least I do not know how to get the number of chips from PCI. Changes in v6: None Changes in v5: None Changes in v4: - Reword commit-log Changes in v3: None Changes in v2: - Newly added drivers/mtd/nand/denali.c | 52 +++++++++++++++++++++-------------------------- 1 file changed, 23 insertions(+), 29 deletions(-) -- 2.7.4 diff --git a/drivers/mtd/nand/denali.c b/drivers/mtd/nand/denali.c index 09a14fafa967..61a2ee9fb367 100644 --- a/drivers/mtd/nand/denali.c +++ b/drivers/mtd/nand/denali.c @@ -85,33 +85,6 @@ static void index_addr(struct denali_nand_info *denali, iowrite32(data, denali->flash_mem + 0x10); } -/* Reset the flash controller */ -static uint16_t denali_nand_reset(struct denali_nand_info *denali) -{ - int i; - - for (i = 0; i < denali->max_banks; i++) - iowrite32(INTR__RST_COMP | INTR__TIME_OUT, - denali->flash_reg + INTR_STATUS(i)); - - for (i = 0; i < denali->max_banks; i++) { - iowrite32(1 << i, denali->flash_reg + DEVICE_RESET); - while (!(ioread32(denali->flash_reg + INTR_STATUS(i)) & - (INTR__RST_COMP | INTR__TIME_OUT))) - cpu_relax(); - if (ioread32(denali->flash_reg + INTR_STATUS(i)) & - INTR__TIME_OUT) - dev_dbg(denali->dev, - "NAND Reset operation timed out on bank %d\n", i); - } - - for (i = 0; i < denali->max_banks; i++) - iowrite32(INTR__RST_COMP | INTR__TIME_OUT, - denali->flash_reg + INTR_STATUS(i)); - - return PASS; -} - /* * Use the configuration feature register to determine the maximum number of * banks that the hardware supports. @@ -998,7 +971,28 @@ static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr, return 0; } -/* Initialization code to bring the device up to a known good state */ +static void denali_reset_banks(struct denali_nand_info *denali) +{ + int i; + + denali_clear_irq_all(denali); + + for (i = 0; i < denali->max_banks; i++) { + iowrite32(1 << i, denali->flash_reg + DEVICE_RESET); + while (!(ioread32(denali->flash_reg + INTR_STATUS(i)) & + (INTR__RST_COMP | INTR__TIME_OUT))) + cpu_relax(); + if (!(ioread32(denali->flash_reg + INTR_STATUS(i)) & + INTR__INT_ACT)) + break; + } + + dev_dbg(denali->dev, "%d chips connected\n", i); + denali->max_banks = i; + + denali_clear_irq_all(denali); +} + static void denali_hw_init(struct denali_nand_info *denali) { /* @@ -1018,7 +1012,7 @@ static void denali_hw_init(struct denali_nand_info *denali) denali->bbtskipbytes = ioread32(denali->flash_reg + SPARE_AREA_SKIP_BYTES); detect_max_banks(denali); - denali_nand_reset(denali); + denali_reset_banks(denali); iowrite32(0x0F, denali->flash_reg + RB_PIN_ENABLED); iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->flash_reg + CHIP_ENABLE_DONT_CARE);