From patchwork Wed Jun 7 11:52:23 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Masahiro Yamada X-Patchwork-Id: 103246 Delivered-To: patch@linaro.org Received: by 10.182.29.35 with SMTP id g3csp1715612obh; Wed, 7 Jun 2017 04:57:53 -0700 (PDT) X-Received: by 10.99.52.1 with SMTP id b1mr31277572pga.91.1496836673768; Wed, 07 Jun 2017 04:57:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1496836673; cv=none; d=google.com; s=arc-20160816; b=H7pJQ3BmF4UdEJ4gE+IswV264uMIeLKKYf28nlll9a/1kDzwU6+yVNt+aPOqCLSjcn vf+X/NA5YFn9QDiWgIBzwoyTZbWM1AvXNPrN8bw33cwgRXNkrHNvmp80XwWXR53/KIi+ E+x3m0uCzOXaVF96Qsiq1WqaoY2NCH2e9uYDy3thDAddI5ZZovhI+fkz+t4UcPWrWKZh aendlNB+mFXgHrVudfASuCzmeNFOzsNEP/AsS+5CNnpYpbkFtEFz6ccsSpYN0N09rgsL YD4PAtIdYWwVu491kDdVBJY6sykwfdv9Ba1wPL+b8n+2ammZhQtFVJYSpWqfSWhzWgyt WN7Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:dkim-filter :arc-authentication-results; bh=f+gmoBzMUN5vkvRcy6wnJGcAR7lZvZ4vpC3gTzDoBRM=; b=EBYqFK01RDQYqr+Lmpw88a7kJUFVG7LZfKnXvkt8iTEMBBWFmemHg2r8jwGiDGbVqx 5Ksb+/WO8OHURpvynQlGctdpYT2vTkAB+eJfskJgrCGD9VhVt8DI9SoBPKEMMjcqa7Ci FKVqpKlFPdNEHbfBa70jJde48j0GlUoQARHPa5F793tyWVcegW3xpEK7DO1+36y0Igkr EnMytvPTobhNiS883EA7pReLTWI2jxIgjI8sighEi2SNQ/aHD0iiqXNL1Rte7uE/OB98 TXyqTW8eMY6khlo7mN8UtLbop2SUw0i4jxmoi35oBnT2Jhu2+/gq01loOGJArpeI5i9J sXhQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nifty.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p68si1629467pfi.108.2017.06.07.04.57.53; Wed, 07 Jun 2017 04:57:53 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nifty.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751893AbdFGL5v (ORCPT + 25 others); Wed, 7 Jun 2017 07:57:51 -0400 Received: from conuserg-10.nifty.com ([210.131.2.77]:42625 "EHLO conuserg-10.nifty.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751511AbdFGLz2 (ORCPT ); Wed, 7 Jun 2017 07:55:28 -0400 Received: from pug.e01.socionext.com (p14092-ipngnfx01kyoto.kyoto.ocn.ne.jp [153.142.97.92]) (authenticated) by conuserg-10.nifty.com with ESMTP id v57BqjZd014276; Wed, 7 Jun 2017 20:53:02 +0900 DKIM-Filter: OpenDKIM Filter v2.10.3 conuserg-10.nifty.com v57BqjZd014276 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nifty.com; s=dec2015msa; t=1496836383; bh=f+gmoBzMUN5vkvRcy6wnJGcAR7lZvZ4vpC3gTzDoBRM=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ejcI/+VuQVbWFvEI7gkNbcSZX1Bm0l40l+rvE/xRvtBmRILPk3libV3Ns8z56DXN3 E/CZwMjYjrzK5Thx89A5+CmnvySuBjoTgCvHXv8KfZm3MqokkS/awvRs8lEnjiUKP6 eAKkb56fDoh7BMcaStuoP4pAe8m132Pgmr5kp4uauImlLa3JokmzC4hi2VHFT3h/o5 LE6mgZrjG8xucbkMWpBJxwHAFm1SpqmiSvuv7uBF60piGyi+mFNzOU6qIFm4bAF/YL rhAS1JjFwLTUXFPp0bR78+uLMa8AtM03OL36IPIADtNqHdYNoxusbslC+sauR5xDW4 hjGxj4RSu/zRQ== X-Nifty-SrcIP: [153.142.97.92] From: Masahiro Yamada To: linux-mtd@lists.infradead.org Cc: Enrico Jorns , Artem Bityutskiy , Dinh Nguyen , Boris Brezillon , Marek Vasut , David Woodhouse , Masami Hiramatsu , Chuanxiao Dong , Jassi Brar , Masahiro Yamada , Cyrille Pitchen , linux-kernel@vger.kernel.org, Brian Norris , Richard Weinberger Subject: [PATCH v5 14/23] mtd: nand: denali: fix bank reset function to detect the number of chips Date: Wed, 7 Jun 2017 20:52:23 +0900 Message-Id: <1496836352-8016-15-git-send-email-yamada.masahiro@socionext.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1496836352-8016-1-git-send-email-yamada.masahiro@socionext.com> References: <1496836352-8016-1-git-send-email-yamada.masahiro@socionext.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The nand_scan_ident() iterates over maxchips, and calls nand_reset() for each. This driver currently passes the maximum number of banks (=chip selects) supported by the controller as maxchips. So, maxchips is typically 4 or 8. Usually, less number of NAND chips are connected to the controller. This can be a problem for ONFi devices. Now, this driver implements ->setup_data_interface() hook, so nand_setup_data_interface() issues Set Features (0xEF) command, which waits until the chip returns R/B# response. If no chip there, we know it never happens, but the driver still ends up with waiting for a long time. It will finally bail-out with timeout error and the driver will work with existing chips, but unnecessary wait will give a bad user experience. The denali_nand_reset() polls the INTR__RST_COMP and INTR__TIME_OUT bits, but they are always set even if not NAND chip is connected to that bank. To know the chip existence, INTR__INT_ACT bit must be checked; this flag is set only when R/B# is toggled. Since the Reset (0xFF) command toggles the R/B# pin, this can be used to know the actual number of chips, and update denali->max_banks. Signed-off-by: Masahiro Yamada --- Boris mentioned this information can be retrieved from DT (http://patchwork.ozlabs.org/patch/745118/), but I'd like to take time for controller/chip decoupling. I am tackling on that, but not completed yet. I believe this commit stands for denali_pci, at least I do not know how to get the number of chips from PCI. Changes in v5: None Changes in v4: - Reword commit-log Changes in v3: None Changes in v2: - Newly added drivers/mtd/nand/denali.c | 52 +++++++++++++++++++++-------------------------- 1 file changed, 23 insertions(+), 29 deletions(-) -- 2.7.4 diff --git a/drivers/mtd/nand/denali.c b/drivers/mtd/nand/denali.c index 95bce6b341d7..8e2399ddfe3f 100644 --- a/drivers/mtd/nand/denali.c +++ b/drivers/mtd/nand/denali.c @@ -85,33 +85,6 @@ static void index_addr(struct denali_nand_info *denali, iowrite32(data, denali->flash_mem + 0x10); } -/* Reset the flash controller */ -static uint16_t denali_nand_reset(struct denali_nand_info *denali) -{ - int i; - - for (i = 0; i < denali->max_banks; i++) - iowrite32(INTR__RST_COMP | INTR__TIME_OUT, - denali->flash_reg + INTR_STATUS(i)); - - for (i = 0; i < denali->max_banks; i++) { - iowrite32(1 << i, denali->flash_reg + DEVICE_RESET); - while (!(ioread32(denali->flash_reg + INTR_STATUS(i)) & - (INTR__RST_COMP | INTR__TIME_OUT))) - cpu_relax(); - if (ioread32(denali->flash_reg + INTR_STATUS(i)) & - INTR__TIME_OUT) - dev_dbg(denali->dev, - "NAND Reset operation timed out on bank %d\n", i); - } - - for (i = 0; i < denali->max_banks; i++) - iowrite32(INTR__RST_COMP | INTR__TIME_OUT, - denali->flash_reg + INTR_STATUS(i)); - - return PASS; -} - /* * Use the configuration feature register to determine the maximum number of * banks that the hardware supports. @@ -999,7 +972,28 @@ static int denali_setup_data_interface(struct mtd_info *mtd, return 0; } -/* Initialization code to bring the device up to a known good state */ +static void denali_reset_banks(struct denali_nand_info *denali) +{ + int i; + + denali_clear_irq_all(denali); + + for (i = 0; i < denali->max_banks; i++) { + iowrite32(1 << i, denali->flash_reg + DEVICE_RESET); + while (!(ioread32(denali->flash_reg + INTR_STATUS(i)) & + (INTR__RST_COMP | INTR__TIME_OUT))) + cpu_relax(); + if (!(ioread32(denali->flash_reg + INTR_STATUS(i)) & + INTR__INT_ACT)) + break; + } + + dev_dbg(denali->dev, "%d chips connected\n", i); + denali->max_banks = i; + + denali_clear_irq_all(denali); +} + static void denali_hw_init(struct denali_nand_info *denali) { /* @@ -1019,7 +1013,7 @@ static void denali_hw_init(struct denali_nand_info *denali) denali->bbtskipbytes = ioread32(denali->flash_reg + SPARE_AREA_SKIP_BYTES); detect_max_banks(denali); - denali_nand_reset(denali); + denali_reset_banks(denali); iowrite32(0x0F, denali->flash_reg + RB_PIN_ENABLED); iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->flash_reg + CHIP_ENABLE_DONT_CARE);