From patchwork Mon Oct 14 06:48:52 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Zhangfei Gao X-Patchwork-Id: 176116 Delivered-To: patch@linaro.org Received: by 2002:a92:7e96:0:0:0:0:0 with SMTP id q22csp4126146ill; Sun, 13 Oct 2019 23:49:43 -0700 (PDT) X-Google-Smtp-Source: APXvYqxC90blpCRdWmLvxTvuTfkY5t3AGdUbSHyHGqAl/APf1Jae6pwqe8Wzt3453dNiWB5TzmT6 X-Received: by 2002:a17:907:366:: with SMTP id rs6mr27066065ejb.232.1571035783602; Sun, 13 Oct 2019 23:49:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1571035783; cv=none; d=google.com; s=arc-20160816; b=zd8TSZWpfpvki8UXCG3P+NfYOcmTwygveb92isjBEXk6Zsn3Dut5lhr3SSCaps0SUS YSFdSkUxfCdZ6GjZoR0bTFnGsSTu3oggZ+qCXyZexob0vF8SoXSWFOPGG4OqPDB72Fl1 h/HuyZe7HhWiNb+GtlV9UqsxyIMayp5o4BhiymIZgeHzffNPAhiFW4MIWorDqr7P9U9l yDIZFsScIqa4UJuWsAU7D6l0ysCV/kCuaUo9gLGTvPijMNuA+AHXlvc9LRJ91CrQM6by ZowA7PBw3/5VrHma2cnwH2b/GrbtYt65CdpPRbAfo9YUmn3EaNsExsMQUo80WkVid/uT YepA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dkim-signature; bh=qXP3HAYj9x3finXgEQtlaZWDIx8LD3AQR4my0MzKcHw=; b=TlSyJaB0rZ7FluBtWT1Q7bd3w1c+9HyV3xabhRyuwDCOi4Sy9xDb/bZVJcl2l2f3lo qVopdgNKPbV/lO+QLJ7JH712mIGziOcAravK7DrKh8GQVqvBtFjwMZ9FfIzyPQHiOuCi 7oteQqVHNwl+ZDNIRvmpGuPBu5AoKylCrXjRD8K1WNzg7kd+QdGwsqXreDeecmFwOb3D aVfIegWD3lG+n3L4F0qnAV1C20SnNxMGeJV3e06GBh/L7w76aoLkrEzEOf3xZslVfElt d8eswbYOu1zfYzVPpT0U+5r8kRmS84HxKDJjYrs4G4/T4lFF9jR+d8+KPEiOPqwyF4CC bTUA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Lr6NJSUv; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t18si10567962ejr.416.2019.10.13.23.49.43; Sun, 13 Oct 2019 23:49:43 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Lr6NJSUv; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730098AbfJNGtm (ORCPT + 10 others); Mon, 14 Oct 2019 02:49:42 -0400 Received: from mail-pg1-f194.google.com ([209.85.215.194]:43752 "EHLO mail-pg1-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726646AbfJNGtl (ORCPT ); Mon, 14 Oct 2019 02:49:41 -0400 Received: by mail-pg1-f194.google.com with SMTP id i32so9498987pgl.10 for ; Sun, 13 Oct 2019 23:49:39 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id; bh=qXP3HAYj9x3finXgEQtlaZWDIx8LD3AQR4my0MzKcHw=; b=Lr6NJSUvCK+ipp+ks3QHeezDUsbTiOnbmt8PDKUL9O5gICjwSjv00SdZvY75DZD8C0 vpXbkKp8WKroSQ7e8x3v//DSGvl/JRd0TLtBpV3yx1ehHpAAOcGzQ1r3YNS9qKc+116F Do3CMSniCuY52tkDT1aY7FK3aeRy6gkKMjYJvDeDA+irqLUVyVgIVJOLhoUUd1UzNKf2 FgUisSzPkJnPFleaJjAev14cBTlS4bT2STvVMX+eH+UnFPSrUmZkUnEs8HaD/v7IhVSf 6bl49AQWbI1bxebYHGTgrjPHNJXt+Ol+OMw2prXjQEc/9StYtdxs55DCK1xnRg1zqaI/ 1PlA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id; bh=qXP3HAYj9x3finXgEQtlaZWDIx8LD3AQR4my0MzKcHw=; b=ujaR2D1HJfY3THcWbfCKWK7LAaw/0rPz7CNMpxFbR0vgRBfcn8iiF2/bLYEZdIENaf xcZ5793fOQeqvVSOdyuHTQM1ZBNS2fJlqqZ+/KuvusAyQufqNF4uPju/w/VwNXRLQxKj jZV2yhPTUCosRdCmk/UP6o5l5JVbFcs1VCCQQbz6vsyKISkKDvCKCwMy1sI6teUJoZ57 KNVWjdlaNG06AySp1n9uf9xFRQ7y9RAKlddArvamhCU201FeJacEd6Kqx6JCvwvQJAXQ WNi9YMdk39H+E34t+V01kMlc2QbdSkv879wZ945gef36Yv1y5oBSLy2z2vWhj3xGKl7O qxIA== X-Gm-Message-State: APjAAAW0oOxjGhMKYIXQ4r6US0XBzRLDBrb2n1P3nGn9n8USHkIOiZg5 hS8hDgdcNpYp5sxtu1hSr5diOw== X-Received: by 2002:a63:c80a:: with SMTP id z10mr30947698pgg.290.1571035779382; Sun, 13 Oct 2019 23:49:39 -0700 (PDT) Received: from localhost.localdomain ([240e:362:4f9:7100:a8e8:9325:d90d:271f]) by smtp.gmail.com with ESMTPSA id f188sm19580810pfa.170.2019.10.13.23.49.25 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Sun, 13 Oct 2019 23:49:38 -0700 (PDT) From: Zhangfei Gao To: reg Kroah-Hartman , Arnd Bergmann , jonathan.cameron@huawei.com, grant.likely@arm.com, jean-philippe , ilias.apalodimas@linaro.org, francois.ozog@linaro.org, kenneth-lee-2012@foxmail.com, Wangzhou Cc: linux-accelerators@lists.ozlabs.org, linux-kernel@vger.kernel.org, Zhangfei Gao Subject: [PATCH v5 0/3] Add uacce module for Accelerator Date: Mon, 14 Oct 2019 14:48:52 +0800 Message-Id: <1571035735-31882-1-git-send-email-zhangfei.gao@linaro.org> X-Mailer: git-send-email 2.7.4 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Uacce (Unified/User-space-access-intended Accelerator Framework) targets to provide Shared Virtual Addressing (SVA) between accelerators and processes. So accelerator can access any data structure of the main cpu. This differs from the data sharing between cpu and io device, which share data content rather than address. Because of unified address, hardware and user space of process can share the same virtual address in the communication. Uacce is intended to be used with Jean Philippe Brucker's SVA patchset[1], which enables IO side page fault and PASID support. We have keep verifying with Jean's sva/current [2] We also keep verifying with Eric's SMMUv3 Nested Stage patch [3] This series and related zip & qm driver https://github.com/Linaro/linux-kernel-warpdrive/tree/5.4-rc1-uacce-v5 The library and user application: https://github.com/Linaro/warpdrive/tree/wdprd-v1-upstream References: [1] http://jpbrucker.net/sva/ [2] http://www.linux-arm.org/git?p=linux-jpb.git;a=shortlog;h=refs/heads/sva/current [3] https://github.com/eauger/linux/tree/v5.3.0-rc0-2stage-v9 Change History: v5: Add an example patch using the uacce interface, suggested by Greg 0003-crypto-hisilicon-register-zip-engine-to-uacce.patch v4: Based on 5.4-rc1 Considering other driver integrating uacce, if uacce not compiled, uacce_register return error and uacce_unregister is empty. Simplify uacce flag: UACCE_DEV_SVA. Address Greg's comments: Fix state machine, remove potential syslog triggered from user space etc. v3: Recommended by Greg, use sturct uacce_device instead of struct uacce, and use struct *cdev in struct uacce_device, as a result, cdev can be released by itself when refcount decreased to 0. So the two structures are decoupled and self-maintained by themsleves. Also add dev.release for put_device. v2: Address comments from Greg and Jonathan Modify interface uacce_register Drop noiommu mode first v1: 1. Rebase to 5.3-rc1 2. Build on iommu interface 3. Verifying with Jean's sva and Eric's nested mode iommu. 4. User library has developed a lot: support zlib, openssl etc. 5. Move to misc first RFC3: https://lkml.org/lkml/2018/11/12/1951 RFC2: https://lwn.net/Articles/763990/ Background of why Uacce: Von Neumann processor is not good at general data manipulation. It is designed for control-bound rather than data-bound application. The latter need less control path facility and more/specific ALUs. So there are more and more heterogeneous processors, such as encryption/decryption accelerators, TPUs, or EDGE (Explicated Data Graph Execution) processors, introduced to gain better performance or power efficiency for particular applications these days. There are generally two ways to make use of these heterogeneous processors: The first is to make them co-processors, just like FPU. This is good for some application but it has its own cons: It changes the ISA set permanently. You must save all state elements when the process is switched out. But most data-bound processors have a huge set of state elements. It makes the kernel scheduler more complex. The second is Accelerator. It is taken as a IO device from the CPU's point of view (but it need not to be physically). The process, running on CPU, hold a context of the accelerator and send instructions to it as if it calls a function or thread running with FPU. The context is bound with the processor itself. So the state elements remain in the hardware context until the context is released. We believe this is the core feature of an "Accelerator" vs. Co-processor or other heterogeneous processors. The intention of Uacce is to provide the basic facility to backup this scenario. Its first step is to make sure the accelerator and process can share the same address space. So the accelerator ISA can directly address any data structure of the main CPU. This differs from the data sharing between CPU and IO device, which share data content rather than address. So it is different comparing to the other DMA libraries. In the future, we may add more facility to support linking accelerator library to the main application, or managing the accelerator context as special thread. But no matter how, this can be a solid start point for new processor to be used as an "accelerator" as this is the essential requirement. Kenneth Lee (2): uacce: Add documents for uacce uacce: add uacce driver Zhangfei Gao (1): crypto: hisilicon - register zip engine to uacce Documentation/ABI/testing/sysfs-driver-uacce | 47 ++ Documentation/misc-devices/uacce.rst | 297 ++++++++ drivers/crypto/hisilicon/qm.c | 259 ++++++- drivers/crypto/hisilicon/qm.h | 13 +- drivers/crypto/hisilicon/zip/zip_main.c | 39 +- drivers/misc/Kconfig | 1 + drivers/misc/Makefile | 1 + drivers/misc/uacce/Kconfig | 13 + drivers/misc/uacce/Makefile | 2 + drivers/misc/uacce/uacce.c | 974 +++++++++++++++++++++++++++ include/linux/uacce.h | 167 +++++ include/uapi/misc/uacce/qm.h | 15 + include/uapi/misc/uacce/uacce.h | 34 + 13 files changed, 1826 insertions(+), 36 deletions(-) create mode 100644 Documentation/ABI/testing/sysfs-driver-uacce create mode 100644 Documentation/misc-devices/uacce.rst create mode 100644 drivers/misc/uacce/Kconfig create mode 100644 drivers/misc/uacce/Makefile create mode 100644 drivers/misc/uacce/uacce.c create mode 100644 include/linux/uacce.h create mode 100644 include/uapi/misc/uacce/qm.h create mode 100644 include/uapi/misc/uacce/uacce.h -- 2.7.4