From patchwork Wed Aug 12 19:00:23 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Lina Iyer X-Patchwork-Id: 52351 Return-Path: X-Original-To: linaro@patches.linaro.org Delivered-To: linaro@patches.linaro.org Received: from mail-lb0-f199.google.com (mail-lb0-f199.google.com [209.85.217.199]) by patches.linaro.org (Postfix) with ESMTPS id 055002031F for ; Wed, 12 Aug 2015 19:00:50 +0000 (UTC) Received: by lbsm2 with SMTP id m2sf8688199lbs.1 for ; Wed, 12 Aug 2015 12:00:48 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:mime-version:delivered-to:from:to:cc:subject :date:message-id:in-reply-to:references:sender:precedence:list-id :x-original-sender:x-original-authentication-results:mailing-list :list-post:list-help:list-archive:list-unsubscribe; bh=yIKKStYcnElU6IJqVSU5bNH58UNLep11bwIFsJwwIMM=; b=PGmB4oR7tW+FuK1AjMgr7ED8cgQVt+JhQ+1z+6lIV2niSocsbW7xZDNwkaKdoZIcM9 LBtBDs6eMqmEs3yHaEW5IEdM0N3pdtLv5hGgl1LTgPf7SI6RjvYCxTC4BfoUrI0kjrcG mtPm4MCtx0avx6MgH7JMWoj4AgFHSyvo3KgyBm0DgThGrkYkEMBluFMS7uhV31NIF/rK qlE1oDbXpufpbj48eYmlBuzQi6+y4J5AxfKrM8dlqHfrDaxsduoDGO6ABtgS38wAjMV1 ZyLn14RwOxL7pBrDX8oUhxL32sT36GWWWUqQpSabWTHLLz8DMHg2hoBURL9Rz076plRZ xPVw== X-Gm-Message-State: ALoCoQmITkCWzicY9Uu4iIJl2enjvB1E8yA2X8YcJId3aI5rhrNcVzGP5UqPR8eLYPxrviPzU8SP X-Received: by 10.194.179.42 with SMTP id dd10mr10012437wjc.7.1439406048913; Wed, 12 Aug 2015 12:00:48 -0700 (PDT) MIME-Version: 1.0 X-BeenThere: patchwork-forward@linaro.org Received: by 10.152.206.33 with SMTP id ll1ls71300lac.98.gmail; Wed, 12 Aug 2015 12:00:48 -0700 (PDT) X-Received: by 10.112.166.2 with SMTP id zc2mr32789800lbb.29.1439406048612; Wed, 12 Aug 2015 12:00:48 -0700 (PDT) Received: from mail-la0-f47.google.com (mail-la0-f47.google.com. [209.85.215.47]) by mx.google.com with ESMTPS id u11si5718110lal.142.2015.08.12.12.00.48 for (version=TLSv1.2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Wed, 12 Aug 2015 12:00:48 -0700 (PDT) Received-SPF: pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.215.47 as permitted sender) client-ip=209.85.215.47; Received: by lahi9 with SMTP id i9so14255885lah.2 for ; Wed, 12 Aug 2015 12:00:48 -0700 (PDT) X-Received: by 10.112.140.68 with SMTP id re4mr33019170lbb.72.1439406048120; Wed, 12 Aug 2015 12:00:48 -0700 (PDT) X-Forwarded-To: patchwork-forward@linaro.org X-Forwarded-For: patch@linaro.org patchwork-forward@linaro.org Delivered-To: patch@linaro.org Received: by 10.112.7.198 with SMTP id l6csp499420lba; Wed, 12 Aug 2015 12:00:46 -0700 (PDT) X-Received: by 10.70.103.203 with SMTP id fy11mr31949787pdb.144.1439406045732; Wed, 12 Aug 2015 12:00:45 -0700 (PDT) Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id ln7si10823391pbc.164.2015.08.12.12.00.44; Wed, 12 Aug 2015 12:00:45 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-pm-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751956AbbHLTAo (ORCPT + 12 others); Wed, 12 Aug 2015 15:00:44 -0400 Received: from mail-pd0-f176.google.com ([209.85.192.176]:35893 "EHLO mail-pd0-f176.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751955AbbHLTAn (ORCPT ); Wed, 12 Aug 2015 15:00:43 -0400 Received: by pdco4 with SMTP id o4so10335768pdc.3 for ; Wed, 12 Aug 2015 12:00:42 -0700 (PDT) X-Received: by 10.70.38.231 with SMTP id j7mr71411295pdk.146.1439406042429; Wed, 12 Aug 2015 12:00:42 -0700 (PDT) Received: from ubuntu.localdomain (i-global254.qualcomm.com. [199.106.103.254]) by smtp.gmail.com with ESMTPSA id pj3sm7343297pdb.6.2015.08.12.12.00.40 (version=TLSv1.2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Wed, 12 Aug 2015 12:00:41 -0700 (PDT) From: Lina Iyer To: rjw@rjwysocki.net, ulf.hansson@linaro.org, khilman@linaro.org Cc: geert@linux-m68k.org, k.kozlowski@samsung.com, linux-pm@vger.kernel.org, linux-arm-kernel@lists.infradead.org, msivasub@codeaurora.org, agross@codeaurora.org, robherring2@gmail.com, sboyd@codeaurora.org, Lina Iyer , Catalin Marinas , Daniel Lezcano , Mark Rutland , Lorenzo Pieralisi Subject: [PATCH v2 1/2] ARM: common: Introduce PM domains for CPUs/clusters Date: Wed, 12 Aug 2015 13:00:23 -0600 Message-Id: <1439406024-41893-1-git-send-email-lina.iyer@linaro.org> X-Mailer: git-send-email 2.1.4 In-Reply-To: References: Sender: linux-pm-owner@vger.kernel.org Precedence: list List-ID: X-Mailing-List: linux-pm@vger.kernel.org X-Removed-Original-Auth: Dkim didn't pass. X-Original-Sender: lina.iyer@linaro.org X-Original-Authentication-Results: mx.google.com; spf=pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.215.47 as permitted sender) smtp.mailfrom=patch+caf_=patchwork-forward=linaro.org@linaro.org Mailing-list: list patchwork-forward@linaro.org; contact patchwork-forward+owners@linaro.org X-Google-Group-Id: 836684582541 List-Post: , List-Help: , List-Archive: List-Unsubscribe: , Define and add Generic PM domains (genpd) for CPU clusters. Many new SoCs group CPUs as clusters. Clusters share common resources like GIC, power rail, caches, VFP, Coresight etc. When all CPUs in the cluster are idle, these shared resources may also be put in their idle state. The idle time between the last CPU entering idle and a CPU resuming execution is an opportunity for these shared resources to be powered down. Generic PM domain provides a framework for defining such power domains and attach devices to the domain. When the devices in the domain are idle at runtime, the domain would also be suspended and resumed before the first of the devices resume execution. We define a generic PM domain for each cluster and attach CPU devices in the cluster to that PM domain. The DT definitions for the SoC describe this relationship. Genpd callbacks for power_on and power_off can then be used to power up/down the shared resources for the domain. Cc: Stephen Boyd Cc: Kevin Hilman Cc: Ulf Hansson Cc: Catalin Marinas Cc: Daniel Lezcano Cc: Mark Rutland Cc: Lorenzo Pieralisi Signed-off-by: Kevin Hilman Signed-off-by: Lina Iyer --- Changes since v1: - Function name changes and split out common code - Use cpu,pd for now. Removed references to ARM. Open to recommendations. - Still located in arch/arm/common/. May move to a more appropriate location. - Platform drivers can directly call of_init_cpu_domain() without using compatibles. - Now maintains a list of CPU PM domains. --- Documentation/arm/cpu-domains.txt | 49 +++++ .../devicetree/bindings/arm/cpudomains.txt | 23 +++ arch/arm/common/Makefile | 1 + arch/arm/common/domains.c | 225 +++++++++++++++++++++ arch/arm/include/asm/cpu-pd.h | 27 +++ 5 files changed, 325 insertions(+) create mode 100644 Documentation/arm/cpu-domains.txt create mode 100644 Documentation/devicetree/bindings/arm/cpudomains.txt create mode 100644 arch/arm/common/domains.c create mode 100644 arch/arm/include/asm/cpu-pd.h diff --git a/Documentation/arm/cpu-domains.txt b/Documentation/arm/cpu-domains.txt new file mode 100644 index 0000000..49bd0d7 --- /dev/null +++ b/Documentation/arm/cpu-domains.txt @@ -0,0 +1,49 @@ +CPU Clusters and PM domain + +Newer CPUs are grouped in a SoC as clusters. A cluster in addition to the +CPUs may have caches, GIC, VFP and architecture specific power controller to +power the cluster. A cluster may also be nested in another cluster, the +hierarchy of which is depicted in the device tree. CPUIdle frameworks enables +the CPUs to determine the sleep time and enter low power state to save power +during periods of idle. CPUs in a cluster may enter and exit idle state +independently. During the time when all the CPUs are in idle state, the +cluster can safely be in idle state as well. When the last of the CPUs is +powered off as a result of idle, the cluster may also be powered down, but the +domain must be powered on before the first of the CPUs in the cluster resumes +execution. + +SoCs can power down the CPU and resume execution in a few uSecs and the domain +that powers the CPU cluster also have comparable idle latencies. The CPU WFI +signal in ARM CPUs is used as a hardware trigger for the cluster hardware to +enter their idle state. The hardware can be programmed in advance to put the +cluster in the desired idle state befitting the wakeup latency requested by +the CPUs. When all the CPUs in a cluster have executed their WFI instruction, +the state machine for the power controller may put the cluster components in +their power down or idle state. Generally, the domains would power on with the +hardware sensing the CPU's interrupts. The domains may however, need to be +reconfigured by the CPU to remain active, until the last CPU is ready to enter +idle again. To power down a cluster, it is generally required to power down +all the CPUs. The caches would also need to be flushed. The hardware state of +some of the components may need to be saved and restored when powered back on. +SoC vendors may also have hardware specific configuration that must be done +before the cluster can be powered off. When the cluster is powered off, +notifications may be sent out to other SoC components to scale down or even +power off their resources. + +Power management domains represent relationship of devices and their power +controllers. They are represented in the DT as domain consumers and providers. +A device may have a domain provider and a domain provider may support multiple +domain consumers. Domains like clusters, may also be nested inside one +another. A domain that has no active consumer, may be powered off and any +resuming consumer would trigger the domain back to active. Parent domains may +be powered off when the child domains are powered off. The CPU cluster can be +fashioned as a PM domain. When the CPU devices are powered off, the PM domain +may be powered off. + +The code in Generic PM domains handles the hierarchy of devices, domains and +the reference counting of objects leading to last man down and first man up. +The CPU domains core code defines PM domains for each CPU cluster and attaches +the domains' CPU devices to as specified in the DT. This happens automatically +at kernel init, when the domain is specified as compatible with "cpu,pd". +Powering on/off the common cluster hardware would also be done when the PM +domain is runtime suspended or resumed. diff --git a/Documentation/devicetree/bindings/arm/cpudomains.txt b/Documentation/devicetree/bindings/arm/cpudomains.txt new file mode 100644 index 0000000..54be393 --- /dev/null +++ b/Documentation/devicetree/bindings/arm/cpudomains.txt @@ -0,0 +1,23 @@ +CPU Power domains + +The device tree allows describing of CPU power domains in a SoC. In many SoCs, +CPUs are be grouped as clusters. A cluster may have CPUs, GIC, Coresight, +caches, VFP and power controller and other peripheral hardware. Generally, +when the CPUs in the cluster are idle/suspended, the shared resources may also +be suspended and resumed before any of the CPUs resume execution. + +CPUs are the defined as the PM domain consumers and there is a PM domain +provider for the CPUs. Bindings for generic PM domains (genpd) is described in +[1]. + +The CPU PM domain follows the same binding convention as any generic PM +domain. Additional binding properties are - + +- compatible: + Usage: required + Value type: + Definition: Should also have + "cpu,pd" + inorder to initialize the genpd provider as CPU PM domain. + +[1]. Documentation/devicetree/bindings/power/power_domain.txt diff --git a/arch/arm/common/Makefile b/arch/arm/common/Makefile index 6764ed0..af0cd04 100644 --- a/arch/arm/common/Makefile +++ b/arch/arm/common/Makefile @@ -19,3 +19,4 @@ AFLAGS_vlock.o := -march=armv7-a obj-$(CONFIG_TI_PRIV_EDMA) += edma.o obj-$(CONFIG_BL_SWITCHER) += bL_switcher.o obj-$(CONFIG_BL_SWITCHER_DUMMY_IF) += bL_switcher_dummy_if.o +obj-$(CONFIG_PM_GENERIC_DOMAINS) += domains.o diff --git a/arch/arm/common/domains.c b/arch/arm/common/domains.c new file mode 100644 index 0000000..4bc32a5 --- /dev/null +++ b/arch/arm/common/domains.c @@ -0,0 +1,225 @@ +/* + * CPU Generic PM Domain. + * + * Copyright (C) 2015 Linaro Ltd. + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 as + * published by the Free Software Foundation. + */ + +#define DEBUG + +#include +#include +#include +#include +#include +#include +#include +#include + +#include + +#define NAME_MAX 36 + +/* List of CPU PM domains we care about */ +static LIST_HEAD(of_cpu_pd_list); + +static int cpu_pd_power_down(struct generic_pm_domain *genpd) +{ + /* + * Notify CPU PM domain power down + * TODO: Call the notificated directly from here. + */ + cpu_cluster_pm_enter(); + + return 0; +} + +static int cpu_pd_power_up(struct generic_pm_domain *genpd) +{ + /* Notify CPU PM domain power up */ + cpu_cluster_pm_exit(); + + return 0; +} + +static void __init run_cpu(void *unused) +{ + struct device *cpu_dev = get_cpu_device(smp_processor_id()); + + /* We are running, increment the usage count */ + pm_runtime_get_noresume(cpu_dev); +} + +static int __init of_pm_domain_attach_cpus(void) +{ + int cpuid, ret; + + /* Find any CPU nodes with a phandle to this power domain */ + for_each_possible_cpu(cpuid) { + struct device *cpu_dev; + struct of_phandle_args pd_args; + + cpu_dev = get_cpu_device(cpuid); + if (!cpu_dev) { + pr_warn("%s: Unable to get device for CPU%d\n", + __func__, cpuid); + return -ENODEV; + } + + /* + * We are only interested in CPUs that can be attached to + * PM domains that are cpu,pd compatible. + */ + ret = of_parse_phandle_with_args(cpu_dev->of_node, + "power-domains", "#power-domain-cells", + 0, &pd_args); + if (ret) { + dev_dbg(cpu_dev, + "%s: Did not find a valid PM domain\n", + __func__); + continue; + } + + if (!of_device_is_compatible(pd_args.np, "cpu,pd")) { + dev_dbg(cpu_dev, "%s: does not have an CPU PD\n", + __func__); + continue; + } + + if (cpu_online(cpuid)) { + pm_runtime_set_active(cpu_dev); + /* + * Execute the below on that 'cpu' to ensure that the + * reference counting is correct. Its possible that + * while this code is executing, the 'cpu' may be + * powered down, but we may incorrectly increment the + * usage. By executing the get_cpu on the 'cpu', + * we can ensure that the 'cpu' and its usage count are + * matched. + */ + smp_call_function_single(cpuid, run_cpu, NULL, true); + } else { + pm_runtime_set_suspended(cpu_dev); + } + pm_runtime_irq_safe(cpu_dev); + pm_runtime_enable(cpu_dev); + + /* + * We attempt to attach the device to genpd again. We would + * have failed in our earlier attempt to attach to the domain + * provider as the CPU device would not have been IRQ safe, + * while the domain is defined as IRQ safe. IRQ safe domains + * can only have IRQ safe devices. + */ + ret = genpd_dev_pm_attach(cpu_dev); + if (ret) { + dev_warn(cpu_dev, + "%s: Unable to attach to power-domain: %d\n", + __func__, ret); + pm_runtime_disable(cpu_dev); + } + } + + return 0; +} + +static struct cpu_pm_domain __init *setup_cpu_pd(struct device_node *dn) +{ + struct cpu_pm_domain *pd; + + pd = kzalloc(sizeof(*pd), GFP_KERNEL); + if (!pd) + return NULL; + + pd->genpd = kzalloc(sizeof(*(pd->genpd)), GFP_KERNEL); + if (!pd->genpd) { + kfree(pd); + return NULL; + } + + INIT_LIST_HEAD(&pd->link); + list_add(&pd->link, &of_cpu_pd_list); + pd->dn = dn; + pd->genpd->name = kstrndup(dn->full_name, NAME_MAX, GFP_KERNEL); + + return pd; +} + +static void __init of_register_cpu_pd(struct device_node *dn, + struct cpu_pm_domain *pd) +{ + pd->genpd->power_off = cpu_pd_power_down; + pd->genpd->power_on = cpu_pd_power_up; + pd->genpd->flags |= GENPD_FLAG_IRQ_SAFE; + + /* Register the CPU genpd */ + pr_debug("adding %s as generic power domain.\n", pd->genpd->name); + pm_genpd_init(pd->genpd, &simple_qos_governor, false); + of_genpd_add_provider_simple(dn, pd->genpd); +} + +/** + * of_init_cpu_pm_domain() - Initialize a CPU PM domain using the CPU pd + * provided + * @dn: PM domain provider device node + * @pd: CPU PM domain to be initialized with genpd framework. + */ +int __init of_init_cpu_domain(struct device_node *dn, struct cpu_pm_domain *pd) +{ + if (!of_device_is_available(dn)) + return -ENODEV; + + if (!pd) + return -EINVAL; + + of_register_cpu_pd(dn, pd); + of_pm_domain_attach_cpus(); + + return 0; +} +EXPORT_SYMBOL(of_init_cpu_domain); + +/** + * of_get_cpu_pm_domain() - Returns the CPU PD associated with the device node + * @dn: PM domain provider device node + */ +struct cpu_pm_domain __init *of_get_cpu_domain(struct device_node *dn) +{ + struct cpu_pm_domain *pd; + + list_for_each_entry(pd, &of_cpu_pd_list, link) { + if (pd->dn == dn) + return pd; + } + + return NULL; +} +EXPORT_SYMBOL(of_get_cpu_domain); + +static int __init of_cpu_pd_init(void) +{ + struct device_node *dn; + struct cpu_pm_domain *pd; + + for_each_compatible_node(dn, NULL, "cpu,pd") { + + if (!of_device_is_available(dn)) + continue; + + pd = setup_cpu_pd(dn); + if (!pd) + return -ENOMEM; + + of_register_cpu_pd(dn, pd); + } + + /* We have CPU PD(s), attach CPUs to their domain */ + if (!list_empty(&of_cpu_pd_list)) + return of_pm_domain_attach_cpus(); + + return 0; +} +device_initcall(of_cpu_pd_init); diff --git a/arch/arm/include/asm/cpu-pd.h b/arch/arm/include/asm/cpu-pd.h new file mode 100644 index 0000000..4785260 --- /dev/null +++ b/arch/arm/include/asm/cpu-pd.h @@ -0,0 +1,27 @@ +/* + * linux/arch/arm/include/asm/cpu-pd.h + * + * Copyright (C) 2015 Linaro Ltd. + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 as + * published by the Free Software Foundation. + */ + +#ifndef __CPU_PD_H__ +#define __CPU_PD_H__ + +#include +#include +#include + +struct cpu_pm_domain { + struct list_head link; + struct generic_pm_domain *genpd; + struct device_node *dn; +}; + +extern int of_init_cpu_domain(struct device_node *dn, struct cpu_pm_domain *pd); +extern struct cpu_pm_domain *of_get_cpu_domain(struct device_node *dn); + +#endif /* __CPU_PD_H__ */