From patchwork Fri Feb 28 12:47:07 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Biju Das X-Patchwork-Id: 869491 Received: from relmlie5.idc.renesas.com (relmlor1.renesas.com [210.160.252.171]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 30DD84C79; Fri, 28 Feb 2025 12:47:25 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=210.160.252.171 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1740746849; cv=none; b=TAHGhMzn18eZVw/2Xq9JIff84eggefCLXrwtHFnoCX9VrgHIonpnqcyG0JmQr8fcDLruI5z43aN+gYkd8ba/Cb5FsqJidEppekPLFSZUNwbM2PpjdE9JdadHqZpxanqjCPczpQxjxMAyWRO2j7wj/7s4pygJO0Yu5Oc+ASVfajQ= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1740746849; c=relaxed/simple; bh=9bP1U2B6Sfe/EacdLRYYsYCGLi/q2q/FftuH/jcOW9g=; h=From:To:Cc:Subject:Date:Message-ID:MIME-Version; b=q9/rUwFe7PHEqi5vM3U2i7bcc34GhrY/LDv/ThLPwuU+78eSL4wZGz6m4oEpu1O54E1/7GJ1t0/6Jf18lNgsZUbjX1hubtJLPJ6lZsIsgGuh0WY/cldzSq0hWrTK3cTWBT8tpJOw3ezlwDc9n+yA1TiqaRZTvWf0cXYVq7fUxlM= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=bp.renesas.com; spf=pass smtp.mailfrom=bp.renesas.com; arc=none smtp.client-ip=210.160.252.171 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=bp.renesas.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=bp.renesas.com X-CSE-ConnectionGUID: 29ZszD1GT7G+954reVShNg== X-CSE-MsgGUID: X9G6k+gDQ1qLB9tAC6lkgw== Received: from unknown (HELO relmlir5.idc.renesas.com) ([10.200.68.151]) by relmlie5.idc.renesas.com with ESMTP; 28 Feb 2025 21:47:19 +0900 Received: from localhost.localdomain (unknown [10.226.92.94]) by relmlir5.idc.renesas.com (Postfix) with ESMTP id A3282402A420; Fri, 28 Feb 2025 21:47:15 +0900 (JST) From: Biju Das To: Ulf Hansson , Rob Herring , Krzysztof Kozlowski , Conor Dooley Cc: Biju Das , Geert Uytterhoeven , Magnus Damm , Wolfram Sang , linux-mmc@vger.kernel.org, devicetree@vger.kernel.org, linux-renesas-soc@vger.kernel.org, Prabhakar Mahadev Lad , Biju Das Subject: [PATCH v4 0/2] Add RZ/G3E SDHI support Date: Fri, 28 Feb 2025 12:47:07 +0000 Message-ID: <20250228124713.153979-1-biju.das.jz@bp.renesas.com> X-Mailer: git-send-email 2.43.0 Precedence: bulk X-Mailing-List: linux-mmc@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 The SD/MMC block on the RZ/G3E ("R9A09G047") SoC is similar to that of the RZ/V2H, but the SD0 channel has only dedicated pins, so we must use SD_STATUS register to control voltage and power enable (internal regulator). For SD1 and SD2 channel we can either use gpio regulator or internal regulator (using SD_STATUS register) for voltage switching. For SD0, fixed voltage(eMMC) uses fixed regulator and non-fixed voltage (SD) uses internal regulator. v3->v4: * Dropped dts patches as it is deferred for queuing. * Arranged variables of same types close to each other in probe() and dropped patch#2. * Added sd_ctrl_read32(). * Replaced sd_ctrl_read32_rep()->sd_ctrl_read32(). v2->v3: * Collected tags * Renamed internal regulator labels vqmmc_sdhi{0..2}->sdhi{0..2}_vqmmc. * Updated regulator phandles on SoM/Board dts. * Dropped renaming the gpio regulator label vqmmc_sdhi1->vqmmc_sdhi1_gpio. * Renamed node sd0emmc->sd0-emmc * Renamed sd0-emmc-{ctrl,data,rst}->sd0-{ctrl,data,rst} * Moved header file gpio.h from patch#6 to patch#8. * Dropped overriding internal regulator name. * Dropped #if guard in pinctrl node for SDHI0 * Renamed the label/node sdhi0_pins: sd0->sdhi0_usd_pins: sd0-usd. v1->v2: * Collected tags. * Documented internal regulator as optional property for both RZ/G3E and RZ/V2H SoCs. * Updated commit description for regulator used in SD0 fixed and non-fixed voltage case in patch#3. * As the node enabling of internal regulator is controlled through status, added a check for device availability. * Status of internal regulator is disabled in the SoC .dtsi. Override the status in the board DTS when needed. * Added support for enabling SDHI internal regulator in RZ/V2H * Added missing header file gpio.h * Used fixed regulator for eMMC on SD0 and dropped sd0-iovs pins for eMMC. * Sorted pinctrl nodes for sd2 * Enabled internal regulator for SD2. * Added support for enabling SD on SDHI0 * Replaced the regulator usd_vdd_3p3v->reg_3p3v. * Renamed the gpio-hog node sd1-pwr-en->sd1-pwr-en-hog. * Sorted sd1 pin ctrl nodes. Biju Das (2): dt-bindings: mmc: renesas,sdhi: Document RZ/G3E support mmc: renesas_sdhi: Add support for RZ/G3E SoC .../devicetree/bindings/mmc/renesas,sdhi.yaml | 16 +++ drivers/mmc/host/renesas_sdhi.h | 1 + drivers/mmc/host/renesas_sdhi_core.c | 134 ++++++++++++++++++ drivers/mmc/host/tmio_mmc.h | 10 ++ 4 files changed, 161 insertions(+)