From patchwork Wed Feb 10 05:02:27 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Damien Le Moal X-Patchwork-Id: 380412 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-16.6 required=3.0 tests=BAYES_00,DKIM_INVALID, DKIM_SIGNED, HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_CR_TRAILER, INCLUDES_PATCH, MAILING_LIST_MULTI, SPF_HELO_NONE, SPF_PASS, URIBL_BLOCKED, USER_AGENT_GIT autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id C42ACC433E6 for ; Wed, 10 Feb 2021 05:06:58 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 92E6A64E45 for ; Wed, 10 Feb 2021 05:06:58 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229820AbhBJFGp (ORCPT ); Wed, 10 Feb 2021 00:06:45 -0500 Received: from esa6.hgst.iphmx.com ([216.71.154.45]:20614 "EHLO esa6.hgst.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229782AbhBJFGk (ORCPT ); Wed, 10 Feb 2021 00:06:40 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=wdc.com; i=@wdc.com; q=dns/txt; s=dkim.wdc.com; t=1612933601; x=1644469601; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=sGFDbT5PBfea9HRjbVs80n8PwYEwnjojub4O7fjDsrI=; b=L2sucCoqeSqd/ApdKtJyv0jro1joSUmYnhiMd5lmQTHIcGwMNRTPVQJF nHv3YRUo0MNw5an7FHMoWTaB4II4xqmYRhqTb+Y3W1NXSgxSmH01ahRHZ XCm3wqtmyN5VIr1IZwT9HAycetwHW6Y0nhVrrCSTVGnmE9XF22sWgLESO aFt+37uvJMEYe4i4ebUGlHKqF+HgNRQxjReDExFtVBPOq3EOm47RdDTPv ODUPLYylWtUu28qM7IJwCZ6oJDf9SPKRqgFWNNu0EXZ/XpcF91+hbL5nm SLabHuO5ooWYBHxwJexqEZVNuu89dYo5hsmxG6CQ9zw7tUsUgNfzxfEzW w==; IronPort-SDR: FVAsXb5MPntK2+EW0YhK+MTy7Cy5e/zZ3NT/X+7e+gDhNEOaJL7Iak/x+OHcz8GIcUPpj/lByd uOjndHtvgOJJTmiXy4n3JSbjM1a2sHRJTCa3idL2LXxETzAc9fvA46oeoSdm/fUPklTJVfhpKo AxhDRlZKSEVF9OYMTsD8cTGZmGzx4sgiSHSdclMBj4YRYV4rOSFHOdb3yv0RRcN97B7ppjkW/j +ia9eTfs3Zb97JNPiBAs6NpKoWxoMtDZTZTToJYaxHS+zbC7crmblF/WyVQRccVOu/HPqWvJE3 5Lw= X-IronPort-AV: E=Sophos;i="5.81,167,1610380800"; d="scan'208";a="160775833" Received: from uls-op-cesaip02.wdc.com (HELO uls-op-cesaep02.wdc.com) ([199.255.45.15]) by ob1.hgst.iphmx.com with ESMTP; 10 Feb 2021 13:03:02 +0800 IronPort-SDR: WlW6WE3Eu6mPM/9kng3DFmptGGq4IIellsqsCxo33n9adnJOhZEmqX/bNyDtg6dvgw3Ln7KDP6 AnUeYpxFPyfIJbAlfJgeJrxYD5WGAI4PIbtWScAHDgCthCKvO7x4qtLqN8gwbQ0nbzTfQLOjwj mwQA4+Z8JAeb/YRSa9W5t8zlcR5PwPXWAphMsDxZKAdn1byDsYYA7H3SbC//oe+ozJeCb9SQjN fFAoG5qJKhO7giagvySQET2CDHCz3wvpae0/1d0A9KpV4IiwQA9+6QGnddfeVgRIHWP3MAmATr PfQzh24cnwK2RbrktHI/h2ti Received: from uls-op-cesaip02.wdc.com ([10.248.3.37]) by uls-op-cesaep02.wdc.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 09 Feb 2021 20:44:54 -0800 IronPort-SDR: 28zED599ziOzWy+8GnRkGRwFvuCyLNt9aAtMMz1jUdNvP/uXvHktB1GJYp96GrxID4eaxnrZm2 ADl2CLISQ59y6+k56N4rCBAAA3JakAjJjy7LFCyavAgaXJQdlLTqoLJIeaxzkG8J4Z/gWuKyBK /uqDaGRimUQrERLHLrUAj49G4GY9BnZ/bYyGakLINYsungu04XWXq4SeMQBzoPE0JgJtnm/1yC Vc4nEPbKzpuyC1IUfU9Jq8UT/XEOqlTthUAIdu0Zxzx1Hqa1S03mMETVL4+oZyXlBuHTkGs46e NEs= WDCIronportException: Internal Received: from hdrdzf2.ad.shared (HELO twashi.fujisawa.hgst.com) ([10.84.71.72]) by uls-op-cesaip02.wdc.com with ESMTP; 09 Feb 2021 21:03:00 -0800 From: Damien Le Moal To: Palmer Dabbelt , linux-riscv@lists.infradead.org Cc: Atish Patra , Anup Patel , Sean Anderson , Rob Herring , devicetree@vger.kernel.org Subject: [PATCH v19 14/17] riscv: Add SiPeed MAIXDUINO board device tree Date: Wed, 10 Feb 2021 14:02:27 +0900 Message-Id: <20210210050230.131281-15-damien.lemoal@wdc.com> X-Mailer: git-send-email 2.29.2 In-Reply-To: <20210210050230.131281-1-damien.lemoal@wdc.com> References: <20210210050230.131281-1-damien.lemoal@wdc.com> MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org Add the device tree sipeed_maixduino.dts for the SiPeed MAIXDUINO board. This device tree enables LEDs and spi/mmc SD card device. Additionally, gpios and i2c are also enabled and mapped to the board header pins as indicated on the board itself. Cc: Rob Herring Cc: devicetree@vger.kernel.org Signed-off-by: Damien Le Moal --- .../boot/dts/canaan/sipeed_maixduino.dts | 204 ++++++++++++++++++ 1 file changed, 204 insertions(+) create mode 100644 arch/riscv/boot/dts/canaan/sipeed_maixduino.dts diff --git a/arch/riscv/boot/dts/canaan/sipeed_maixduino.dts b/arch/riscv/boot/dts/canaan/sipeed_maixduino.dts new file mode 100644 index 000000000000..c73baa8289b8 --- /dev/null +++ b/arch/riscv/boot/dts/canaan/sipeed_maixduino.dts @@ -0,0 +1,204 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright (C) 2019-20 Sean Anderson + * Copyright (C) 2020 Western Digital Corporation or its affiliates. + */ + +/dts-v1/; + +#include "k210.dtsi" + +#include +#include + +/ { + model = "SiPeed MAIXDUINO"; + compatible = "sipeed,maixduino", "canaan,kendryte-k210"; + + chosen { + bootargs = "earlycon console=ttySIF0"; + stdout-path = "serial0:115200n8"; + }; + + gpio-keys { + compatible = "gpio-keys"; + + boot { + label = "BOOT"; + linux,code = ; + gpios = <&gpio0 0 GPIO_ACTIVE_LOW>; + }; + }; + + sound { + compatible = "simple-audio-card"; + simple-audio-card,format = "i2s"; + status = "disabled"; + + simple-audio-card,cpu { + sound-dai = <&i2s0 0>; + }; + + simple-audio-card,codec { + sound-dai = <&mic>; + }; + }; + + mic: mic { + #sound-dai-cells = <0>; + compatible = "memsensing,msm261s4030h0"; + status = "disabled"; + }; + + vcc_3v3: regulator-3v3 { + compatible = "regulator-fixed"; + regulator-name = "3v3"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + }; +}; + +&fpioa { + status = "okay"; + + uarths_pinctrl: uarths-pinmux { + pinmux = , /* Header "0" */ + ; /* Header "1" */ + }; + + gpio_pinctrl: gpio-pinmux { + pinmux = , + ; + }; + + gpiohs_pinctrl: gpiohs-pinmux { + pinmux = , /* BOOT */ + , /* Header "2" */ + , /* Header "3" */ + , /* Header "4" */ + , /* Header "5" */ + , /* Header "6" */ + , /* Header "7" */ + , /* Header "8" */ + , /* Header "9" */ + , /* Header "10" */ + , /* Header "11" */ + , /* Header "12" */ + ; /* Header "13" */ + }; + + i2s0_pinctrl: i2s0-pinmux { + pinmux = , + , + ; + }; + + spi1_pinctrl: spi1-pinmux { + pinmux = , + , + , + ; /* cs */ + }; + + i2c1_pinctrl: i2c1-pinmux { + pinmux = , /* Header "scl" */ + ; /* Header "sda" */ + }; + + i2s1_pinctrl: i2s1-pinmux { + pinmux = , + , + ; + }; + + spi0_pinctrl: spi0-pinmux { + pinmux = , /* cs */ + , /* rst */ + , /* dc */ + ; /* wr */ + }; + + dvp_pinctrl: dvp-pinmux { + pinmux = , + , + , + , + , + , + , + ; + }; +}; + +&uarths0 { + pinctrl-0 = <&uarths_pinctrl>; + pinctrl-names = "default"; + status = "okay"; +}; + +&gpio0 { + pinctrl-0 = <&gpiohs_pinctrl>; + pinctrl-names = "default"; + status = "okay"; +}; + +&gpio1 { + pinctrl-0 = <&gpio_pinctrl>; + pinctrl-names = "default"; + status = "okay"; +}; + +&i2s0 { + #sound-dai-cells = <1>; + pinctrl-0 = <&i2s0_pinctrl>; + pinctrl-names = "default"; +}; + +&i2c1 { + pinctrl-0 = <&i2c1_pinctrl>; + pinctrl-names = "default"; + clock-frequency = <400000>; + status = "okay"; +}; + +&spi0 { + pinctrl-0 = <&spi0_pinctrl>; + pinctrl-names = "default"; + num-cs = <1>; + cs-gpios = <&gpio0 20 GPIO_ACTIVE_HIGH>; + + panel@0 { + compatible = "sitronix,st7789v"; + reg = <0>; + reset-gpios = <&gpio0 21 GPIO_ACTIVE_LOW>; + dc-gpios = <&gpio0 22 0>; + spi-max-frequency = <15000000>; + power-supply = <&vcc_3v3>; + }; +}; + +&spi1 { + pinctrl-0 = <&spi1_pinctrl>; + pinctrl-names = "default"; + num-cs = <1>; + cs-gpios = <&gpio1_0 2 GPIO_ACTIVE_LOW>; + status = "okay"; + + slot@0 { + compatible = "mmc-spi-slot"; + reg = <0>; + voltage-ranges = <3300 3300>; + spi-max-frequency = <25000000>; + broken-cd; + }; +}; + +&spi3 { + spi-flash@0 { + compatible = "jedec,spi-nor"; + reg = <0>; + spi-max-frequency = <50000000>; + m25p,fast-read; + broken-flash-reset; + }; +};