From patchwork Mon Jan 4 12:41:03 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kishon Vijay Abraham I X-Patchwork-Id: 356377 Delivered-To: patch@linaro.org Received: by 2002:a02:85a7:0:0:0:0:0 with SMTP id d36csp14936146jai; Mon, 4 Jan 2021 04:43:59 -0800 (PST) X-Google-Smtp-Source: ABdhPJyJ1DFhS4NC5SO6xV8a0KfMEoVYA4Dhd4HvdfLu6XAbwjgrtKcs/gTM60TfMxjH2OUcxBc8 X-Received: by 2002:a17:906:3c04:: with SMTP id h4mr64897171ejg.220.1609764239222; Mon, 04 Jan 2021 04:43:59 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1609764239; cv=none; d=google.com; s=arc-20160816; b=b57x58YqJrJ6JktYFYZOleiumYDgmx0riCMDeNwX3DLMQ0tqIH2sXwRBN4AkhFIQDv h2jab+UF8R7YWBuUlfmB1HaXApL+5cK3Z1O22JcFVuGqk9lLOKstrS3zDfySLXpCLNJe rjOK+zPWtBDiKS/i0OdQDY696m0UZP0JoaQm4EeMqlxkoL1UYGdsRHvQcoPqsCKxSky8 NSW8Ixi2VUkjoyg9kmCo4+TfZP2CzifM92tkvZqxG+Ys3P4VLee4nzqobx7VURbk87gH mKTKSATJR4A3jEWmmc4srRFogv49hGzlVy8e/Ca6tT38OExUqGrOasxQl54h/wC4YfN4 lW5g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=k3u+AVmoyV8AjjDEAKA55tnZJ8Kv6tWdf0rL6Di5au0=; b=NOi1jQrLOCkWEZHaiayB9orhfKG59OoHiJHr3vJMkO37IAxvERB7OZ7JlLG7xwDzfn C0nPpHnz1ybUn1WB1DBwoorhvLhZwH2ySi1zntPqCgQP9AkUHUVST50XEnJKHt/LUhzI asRuhaeDaLa4EBpOSuUbnLZAcB6JK+o6xnfATGc42Ca+iOKnpoXXToohw2kPq+9soTsY fjG/PwOsCtgs8HiYIo1bm9yreCwWiAh3HjeCPkI1IfqLyVyKcpkTrDcf3sEV7dTlB1bV dRmG0yX4F+P2PaVfpJoP/6P20MMy6vY6kECiu1jZQfmrlQ1OEC5koe0oDAqqbS57erGk sAHA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=rAdjzeiC; spf=pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id u26si32993070edo.164.2021.01.04.04.43.59; Mon, 04 Jan 2021 04:43:59 -0800 (PST) Received-SPF: pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=rAdjzeiC; spf=pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726512AbhADMmu (ORCPT + 6 others); Mon, 4 Jan 2021 07:42:50 -0500 Received: from fllv0016.ext.ti.com ([198.47.19.142]:56502 "EHLO fllv0016.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726278AbhADMmt (ORCPT ); Mon, 4 Jan 2021 07:42:49 -0500 Received: from fllv0035.itg.ti.com ([10.64.41.0]) by fllv0016.ext.ti.com (8.15.2/8.15.2) with ESMTP id 104Cg1Ai098496; Mon, 4 Jan 2021 06:42:01 -0600 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1609764121; bh=k3u+AVmoyV8AjjDEAKA55tnZJ8Kv6tWdf0rL6Di5au0=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=rAdjzeiC8CQMcOEpvggErBwS75NZ7TMRGP9V6lb9vef9mNtJDUspxN4fmaS2gZRSC e18ZIt+t8YPfxToVroEkRzXTYJjxfhfCEecaqiMuR7WAo/YuBdvCoK/Aucx7TE3iD9 xP3gGfDJhiWqpSVlpCqOuBceYby6d0jMLaAK0YrQ= Received: from DLEE105.ent.ti.com (dlee105.ent.ti.com [157.170.170.35]) by fllv0035.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 104Cg1mM096157 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Mon, 4 Jan 2021 06:42:01 -0600 Received: from DLEE111.ent.ti.com (157.170.170.22) by DLEE105.ent.ti.com (157.170.170.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3; Mon, 4 Jan 2021 06:41:26 -0600 Received: from fllv0039.itg.ti.com (10.64.41.19) by DLEE111.ent.ti.com (157.170.170.22) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3 via Frontend Transport; Mon, 4 Jan 2021 06:41:26 -0600 Received: from a0393678-ssd.ent.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0039.itg.ti.com (8.15.2/8.15.2) with ESMTP id 104Cf3bk034579; Mon, 4 Jan 2021 06:41:22 -0600 From: Kishon Vijay Abraham I To: Bjorn Helgaas , Rob Herring , Tom Joseph , Lorenzo Pieralisi , Kishon Vijay Abraham I , Nadeem Athani CC: , , , , Subject: [PATCH v2 4/4] PCI: j721e: Add support to provide refclk to PCIe connector Date: Mon, 4 Jan 2021 18:11:03 +0530 Message-ID: <20210104124103.30930-5-kishon@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210104124103.30930-1-kishon@ti.com> References: <20210104124103.30930-1-kishon@ti.com> MIME-Version: 1.0 X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org Add support to provide refclk to PCIe connector. Signed-off-by: Kishon Vijay Abraham I --- drivers/pci/controller/cadence/pci-j721e.c | 18 ++++++++++++++++++ 1 file changed, 18 insertions(+) -- 2.17.1 diff --git a/drivers/pci/controller/cadence/pci-j721e.c b/drivers/pci/controller/cadence/pci-j721e.c index dac1ac8a7615..2e73729c7388 100644 --- a/drivers/pci/controller/cadence/pci-j721e.c +++ b/drivers/pci/controller/cadence/pci-j721e.c @@ -6,6 +6,7 @@ * Author: Kishon Vijay Abraham I */ +#include #include #include #include @@ -50,6 +51,7 @@ enum link_status { struct j721e_pcie { struct device *dev; + struct clk *refclk; u32 mode; u32 num_lanes; struct cdns_pcie *cdns_pcie; @@ -310,6 +312,7 @@ static int j721e_pcie_probe(struct platform_device *pdev) struct cdns_pcie_ep *ep; struct gpio_desc *gpiod; void __iomem *base; + struct clk *clk; u32 num_lanes; u32 mode; int ret; @@ -408,6 +411,20 @@ static int j721e_pcie_probe(struct platform_device *pdev) goto err_get_sync; } + clk = devm_clk_get_optional(dev, "pcie_refclk"); + if (IS_ERR(clk)) { + dev_err(dev, "failed to get pcie_refclk\n"); + ret = PTR_ERR(clk); + goto err_pcie_setup; + } + + ret = clk_prepare_enable(clk); + if (ret) { + dev_err(dev, "failed to enable pcie_refclk\n"); + goto err_get_sync; + } + pcie->refclk = clk; + /* * "Power Sequencing and Reset Signal Timings" table in * PCI EXPRESS CARD ELECTROMECHANICAL SPECIFICATION, REV. 3.0 @@ -476,6 +493,7 @@ static int j721e_pcie_remove(struct platform_device *pdev) struct cdns_pcie *cdns_pcie = pcie->cdns_pcie; struct device *dev = &pdev->dev; + clk_disable_unprepare(pcie->refclk); cdns_pcie_disable_phy(cdns_pcie); pm_runtime_put(dev); pm_runtime_disable(dev);