From patchwork Sun Nov 3 01:36:35 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Patchwork-Submitter: =?utf-8?q?Andreas_F=C3=A4rber?= X-Patchwork-Id: 178363 Delivered-To: patch@linaro.org Received: by 2002:a92:409a:0:0:0:0:0 with SMTP id d26csp2569976ill; Sat, 2 Nov 2019 18:37:00 -0700 (PDT) X-Google-Smtp-Source: APXvYqyl8HRiQ9D0fTy0Sn6Nqk24dMAp5Oc0xhw16+xi2VvCLxgkrqBZglPve8HrfTJGvf+92bdT X-Received: by 2002:a50:c408:: with SMTP id v8mr21379241edf.140.1572745020272; Sat, 02 Nov 2019 18:37:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1572745020; cv=none; d=google.com; s=arc-20160816; b=wpGMNBXKmbOQyda+tIJE5EeM9fQYFzCeBi//l8K72uKqU7nXyBnUcUiXFAJ41A9B3C Oky7Z6imPGvLkE04fafzV5Sc5auy2n6LiG5LzBL3av1bQv2FJLTyr9MoqBpUfneQOVBB gaPMIa3vHLEdUvuaN72miKlGUZa74z45T9t9LElfa0BXzBvPHeP9XDDHnrEG33Lk1nqy sO55JJICN96txLKlYO6BrmlQacGcckgjRDSkiYHv+zYlDyuEohbC0aMFk554RAUml9P7 attAXTuuPo0ZT252GTAMtGPDI94y5W+su50kaJBtGEg4+8LpZXVVoO/HUtygbj9RRW76 aOrA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=2h/vyPYQwBocdjH0XFbof7MJkToEY3IHX75DvJh5N3o=; b=RbLKWSq1aXVzH3XTMh2wAnEPb0adY0dmihdm55pni7tgOuicaedPMpHKkwy1rYe8ic fDAHda/04yL600ECOVEFITyW9/mCvhGIxuaud5vb36RYBep2w4NmweZj1u7RKjmneo8p lM36ZboiwXwmK3SHQRkO2/xRdpU3d+rHErShY5M/G7C/XurvFlBzQ+zg3kmT+bA8ZP7J zQhbM/bnpMDTbkj6I6wKbhkNzLfeUnJl2/y5ZXg9O02+z5wV6cgL4aWqE6ty271jK9o0 nh/Ma53B8nD7aAGCO4nK7fi+LLi6fxQb28UTgJoBPBIkdHaIat0pvEqbsmcyCjUexTOS DeNg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r20si3906087edm.17.2019.11.02.18.36.58; Sat, 02 Nov 2019 18:37:00 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727364AbfKCBgy (ORCPT + 8 others); Sat, 2 Nov 2019 21:36:54 -0400 Received: from mx2.suse.de ([195.135.220.15]:59408 "EHLO mx1.suse.de" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1727346AbfKCBgy (ORCPT ); Sat, 2 Nov 2019 21:36:54 -0400 X-Virus-Scanned: by amavisd-new at test-mx.suse.de Received: from relay2.suse.de (unknown [195.135.220.254]) by mx1.suse.de (Postfix) with ESMTP id DAAC3AF26; Sun, 3 Nov 2019 01:36:52 +0000 (UTC) From: =?utf-8?q?Andreas_F=C3=A4rber?= To: linux-realtek-soc@lists.infradead.org Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, =?utf-8?q?Andreas_F=C3=A4rber?= , Rob Herring , Mark Rutland , devicetree@vger.kernel.org Subject: [RFC 01/11] dt-bindings: soc: Add Realtek RTD1195 chip info binding Date: Sun, 3 Nov 2019 02:36:35 +0100 Message-Id: <20191103013645.9856-2-afaerber@suse.de> X-Mailer: git-send-email 2.16.4 In-Reply-To: <20191103013645.9856-1-afaerber@suse.de> References: <20191103013645.9856-1-afaerber@suse.de> MIME-Version: 1.0 Sender: devicetree-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org Define a binding for RTD1195 and later SoCs' chip info registers. Add the new directory to MAINTAINERS. Signed-off-by: Andreas Färber --- Note: The binding gets extended compatibly later for up to three reg entries. .../bindings/soc/realtek/realtek,rtd1195-chip.yaml | 32 ++++++++++++++++++++++ MAINTAINERS | 1 + 2 files changed, 33 insertions(+) create mode 100644 Documentation/devicetree/bindings/soc/realtek/realtek,rtd1195-chip.yaml -- 2.16.4 diff --git a/Documentation/devicetree/bindings/soc/realtek/realtek,rtd1195-chip.yaml b/Documentation/devicetree/bindings/soc/realtek/realtek,rtd1195-chip.yaml new file mode 100644 index 000000000000..565ad2419553 --- /dev/null +++ b/Documentation/devicetree/bindings/soc/realtek/realtek,rtd1195-chip.yaml @@ -0,0 +1,32 @@ +# SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/soc/realtek/realtek,rtd1195-chip.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: Realtek RTD1195 chip identification + +maintainers: + - Andreas Färber + +description: | + The Realtek SoCs have some registers to identify the chip and revision. + +properties: + compatible: + const: "realtek,rtd1195-chip" + + reg: + maxItems: 1 + +required: + - compatible + - reg + +examples: + - | + chip-info@1801a200 { + compatible = "realtek,rtd1195-chip"; + reg = <0x1801a200 0x8>; + }; +... diff --git a/MAINTAINERS b/MAINTAINERS index f33adc430230..5c61cf5a44cb 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -2188,6 +2188,7 @@ L: linux-realtek-soc@lists.infradead.org (moderated for non-subscribers) S: Maintained F: arch/arm64/boot/dts/realtek/ F: Documentation/devicetree/bindings/arm/realtek.yaml +F: Documentation/devicetree/bindings/soc/realtek/ ARM/RENESAS ARM64 ARCHITECTURE M: Geert Uytterhoeven