From patchwork Fri May 15 08:11:45 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shawn Guo X-Patchwork-Id: 48552 Return-Path: X-Original-To: linaro@patches.linaro.org Delivered-To: linaro@patches.linaro.org Received: from mail-wi0-f197.google.com (mail-wi0-f197.google.com [209.85.212.197]) by ip-10-151-82-157.ec2.internal (Postfix) with ESMTPS id 6401621411 for ; Fri, 15 May 2015 08:18:14 +0000 (UTC) Received: by wiz9 with SMTP id 9sf31597257wiz.3 for ; Fri, 15 May 2015 01:18:13 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:delivered-to:from:to:subject:date:message-id :in-reply-to:references:cc:precedence:list-id:list-unsubscribe :list-archive:list-post:list-help:list-subscribe:mime-version :content-type:content-transfer-encoding:sender:errors-to :x-original-sender:x-original-authentication-results:mailing-list; bh=0AZQQSCTKp0rXlBY2B/rlANWvngm9MYfLjNnGjeazDA=; b=M9EYD9r3sKk6tzJlMh7Eic1eo+XyJgudTICHvFQzk8Z9nTxNDRxZUBtInr1Upr2o1S TXiCCz0QmWgbKH55jg6Dl9ofE3aoZRclui+1WnKxTGaOqZcRyifh2NTKtdSXrqawjhiM uU6mxDnELHU7UbsGrFxhxVY8Yw2W47lyVdHVIQEa610tgVkYvdx01qJucSsjxxw64Ya+ chd7MNzSy7VMdXC9rNDEavd6vSuGANZp8LoEzWV8wyHs3x4jIQGUN2ig0z9llDlYaCGF U9wgv6Cm6VoCGQVRQDzjRaic/8kRFxAC2sDPztEp/SfOTD2v9KxIhNLxiUyLb1GEsxtO w56Q== X-Gm-Message-State: ALoCoQlDxZRlU5ZOwPuOguFFx6gheXbu58IjkXR5F2MOrCuJy5RqpJms7/ajEyKtCgHnWSe4tlvF X-Received: by 10.112.29.39 with SMTP id g7mr6107605lbh.1.1431677893630; Fri, 15 May 2015 01:18:13 -0700 (PDT) X-BeenThere: patchwork-forward@linaro.org Received: by 10.152.19.162 with SMTP id g2ls514357lae.80.gmail; Fri, 15 May 2015 01:18:13 -0700 (PDT) X-Received: by 10.112.64.193 with SMTP id q1mr6170691lbs.11.1431677893523; Fri, 15 May 2015 01:18:13 -0700 (PDT) Received: from mail-la0-f48.google.com (mail-la0-f48.google.com. [209.85.215.48]) by mx.google.com with ESMTPS id h1si593258lah.56.2015.05.15.01.18.13 for (version=TLSv1.2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Fri, 15 May 2015 01:18:13 -0700 (PDT) Received-SPF: pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.215.48 as permitted sender) client-ip=209.85.215.48; Received: by labbd9 with SMTP id bd9so108188263lab.2 for ; Fri, 15 May 2015 01:18:13 -0700 (PDT) X-Received: by 10.112.161.226 with SMTP id xv2mr6428480lbb.106.1431677893091; Fri, 15 May 2015 01:18:13 -0700 (PDT) X-Forwarded-To: patchwork-forward@linaro.org X-Forwarded-For: patch@linaro.org patchwork-forward@linaro.org Delivered-To: patch@linaro.org Received: by 10.112.108.230 with SMTP id hn6csp1832123lbb; Fri, 15 May 2015 01:18:11 -0700 (PDT) X-Received: by 10.70.53.99 with SMTP id a3mr16035801pdp.169.1431677891297; Fri, 15 May 2015 01:18:11 -0700 (PDT) Received: from bombadil.infradead.org (bombadil.infradead.org. [2001:1868:205::9]) by mx.google.com with ESMTPS id r6si1518348pap.27.2015.05.15.01.18.10 for (version=TLSv1.2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Fri, 15 May 2015 01:18:11 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-arm-kernel-bounces+patch=linaro.org@lists.infradead.org designates 2001:1868:205::9 as permitted sender) client-ip=2001:1868:205::9; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1YtAmd-0000U8-SC; Fri, 15 May 2015 08:15:51 +0000 Received: from mail.kernel.org ([198.145.29.136]) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1YtAkO-0006KF-GO for linux-arm-kernel@lists.infradead.org; Fri, 15 May 2015 08:13:35 +0000 Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 1A5B220452; Fri, 15 May 2015 08:13:14 +0000 (UTC) Received: from localhost.localdomain (unknown [104.207.83.1]) (using TLSv1.2 with cipher AES128-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 0353220454; Fri, 15 May 2015 08:13:10 +0000 (UTC) From: shawnguo@kernel.org To: linux-arm-kernel@lists.infradead.org Subject: [PATCH 7/9] ARM: imx: provide gpt device specific irq functions Date: Fri, 15 May 2015 16:11:45 +0800 Message-Id: <1431677507-27420-8-git-send-email-shawnguo@kernel.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1431677507-27420-1-git-send-email-shawnguo@kernel.org> References: <1431677507-27420-1-git-send-email-shawnguo@kernel.org> X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, UNPARSEABLE_RELAY autolearn=ham version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20150515_011332_665305_BED39F86 X-CRM114-Status: GOOD ( 15.48 ) X-Spam-Score: -0.0 (/) X-Spam-Report: SpamAssassin version 3.4.0 on bombadil.infradead.org summary: Content analysis details: (-0.0 points) pts rule name description ---- ---------------------- -------------------------------------------------- -0.0 T_RP_MATCHES_RCVD Envelope sender domain matches handover relay domain Cc: Shawn Guo , Daniel Lezcano , kernel@pengutronix.de, Shenwei Wang X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.18-1 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: , List-Help: , List-Subscribe: , MIME-Version: 1.0 Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patch=linaro.org@lists.infradead.org X-Removed-Original-Auth: Dkim didn't pass. X-Original-Sender: patch@linaro.org X-Original-Authentication-Results: mx.google.com; spf=pass (google.com: domain of patch+caf_=patchwork-forward=linaro.org@linaro.org designates 209.85.215.48 as permitted sender) smtp.mail=patch+caf_=patchwork-forward=linaro.org@linaro.org Mailing-list: list patchwork-forward@linaro.org; contact patchwork-forward+owners@linaro.org X-Google-Group-Id: 836684582541 From: Shawn Guo It splits irq enable/disable/acknowledge operations into device specific functions to get proper hook called in the correct context. Signed-off-by: Shawn Guo --- arch/arm/mach-imx/time.c | 76 ++++++++++++++++++++++++++++++++---------------- 1 file changed, 51 insertions(+), 25 deletions(-) diff --git a/arch/arm/mach-imx/time.c b/arch/arm/mach-imx/time.c index 5908e78d9552..174c553a3bb7 100644 --- a/arch/arm/mach-imx/time.c +++ b/arch/arm/mach-imx/time.c @@ -95,44 +95,58 @@ struct imx_timer { int reg_tcn; int reg_tcmp; void (*gpt_setup_tctl)(void); + void (*gpt_irq_enable)(void); + void (*gpt_irq_disable)(void); + void (*gpt_irq_acknowledge)(void); }; static struct imx_timer imxtm; -static inline void gpt_irq_disable(void) +static void imx1_gpt_irq_disable(void) { unsigned int tmp; - if (timer_is_v2()) - __raw_writel(0, imxtm.base + V2_IR); - else { - tmp = __raw_readl(imxtm.base + MXC_TCTL); - __raw_writel(tmp & ~MX1_2_TCTL_IRQEN, imxtm.base + MXC_TCTL); - } + tmp = __raw_readl(imxtm.base + MXC_TCTL); + __raw_writel(tmp & ~MX1_2_TCTL_IRQEN, imxtm.base + MXC_TCTL); +} +#define imx21_gpt_irq_disable imx1_gpt_irq_disable + +static void imx31_gpt_irq_disable(void) +{ + __raw_writel(0, imxtm.base + V2_IR); } +#define imx6dl_gpt_irq_disable imx31_gpt_irq_disable -static inline void gpt_irq_enable(void) +static void imx1_gpt_irq_enable(void) { - if (timer_is_v2()) - __raw_writel(1<<0, imxtm.base + V2_IR); - else { - __raw_writel(__raw_readl(imxtm.base + MXC_TCTL) | MX1_2_TCTL_IRQEN, + __raw_writel(__raw_readl(imxtm.base + MXC_TCTL) | MX1_2_TCTL_IRQEN, imxtm.base + MXC_TCTL); - } +} +#define imx21_gpt_irq_enable imx1_gpt_irq_enable + +static void imx31_gpt_irq_enable(void) +{ + __raw_writel(1<<0, imxtm.base + V2_IR); +} +#define imx6dl_gpt_irq_enable imx31_gpt_irq_enable + +static void imx1_gpt_irq_acknowledge(void) +{ + __raw_writel(0, imxtm.base + MX1_2_TSTAT); } -static void gpt_irq_acknowledge(void) +static void imx21_gpt_irq_acknowledge(void) { - if (timer_is_v1()) { - if (cpu_is_mx1()) - __raw_writel(0, imxtm.base + MX1_2_TSTAT); - else - __raw_writel(MX2_TSTAT_CAPT | MX2_TSTAT_COMP, + __raw_writel(MX2_TSTAT_CAPT | MX2_TSTAT_COMP, imxtm.base + MX1_2_TSTAT); - } else if (timer_is_v2()) - __raw_writel(V2_TSTAT_OF1, imxtm.base + V2_TSTAT); } +static void imx31_gpt_irq_acknowledge(void) +{ + __raw_writel(V2_TSTAT_OF1, imxtm.base + V2_TSTAT); +} +#define imx6dl_gpt_irq_acknowledge imx31_gpt_irq_acknowledge + static void __iomem *sched_clock_reg; static u64 notrace mxc_read_sched_clock(void) @@ -214,14 +228,14 @@ static void mxc_set_mode(enum clock_event_mode mode, local_irq_save(flags); /* Disable interrupt in GPT module */ - gpt_irq_disable(); + imxtm.gpt_irq_disable(); if (mode != clockevent_mode) { __raw_writel(__raw_readl(imxtm.base + imxtm.reg_tcn) - 3, imxtm.base + imxtm.reg_tcmp); /* Clear pending interrupt */ - gpt_irq_acknowledge(); + imxtm.gpt_irq_acknowledge(); } #ifdef DEBUG @@ -247,7 +261,7 @@ static void mxc_set_mode(enum clock_event_mode mode, * mode switching */ local_irq_save(flags); - gpt_irq_enable(); + imxtm.gpt_irq_enable(); local_irq_restore(flags); break; case CLOCK_EVT_MODE_SHUTDOWN: @@ -268,7 +282,7 @@ static irqreturn_t mxc_timer_interrupt(int irq, void *dev_id) tstat = __raw_readl(imxtm.base + imxtm.reg_tstat); - gpt_irq_acknowledge(); + imxtm.gpt_irq_acknowledge(); evt->event_handler(evt); @@ -345,6 +359,9 @@ static void __init imx_timer_data_init(void) imxtm.reg_tcn = MX1_2_TCN; imxtm.reg_tcmp = MX1_2_TCMP; imxtm.gpt_setup_tctl = imx1_gpt_setup_tctl; + imxtm.gpt_irq_enable = imx1_gpt_irq_enable; + imxtm.gpt_irq_disable = imx1_gpt_irq_disable; + imxtm.gpt_irq_acknowledge = imx1_gpt_irq_acknowledge; clockevent_mxc.set_next_event = mx1_2_set_next_event; break; case GPT_TYPE_IMX21: @@ -352,6 +369,9 @@ static void __init imx_timer_data_init(void) imxtm.reg_tcn = MX1_2_TCN; imxtm.reg_tcmp = MX1_2_TCMP; imxtm.gpt_setup_tctl = imx21_gpt_setup_tctl; + imxtm.gpt_irq_enable = imx21_gpt_irq_enable; + imxtm.gpt_irq_disable = imx21_gpt_irq_disable; + imxtm.gpt_irq_acknowledge = imx21_gpt_irq_acknowledge; clockevent_mxc.set_next_event = mx1_2_set_next_event; break; case GPT_TYPE_IMX31: @@ -359,6 +379,9 @@ static void __init imx_timer_data_init(void) imxtm.reg_tcn = V2_TCN; imxtm.reg_tcmp = V2_TCMP; imxtm.gpt_setup_tctl = imx31_gpt_setup_tctl; + imxtm.gpt_irq_enable = imx31_gpt_irq_enable; + imxtm.gpt_irq_disable = imx31_gpt_irq_disable; + imxtm.gpt_irq_acknowledge = imx31_gpt_irq_acknowledge; clockevent_mxc.set_next_event = v2_set_next_event; break; case GPT_TYPE_IMX6DL: @@ -366,6 +389,9 @@ static void __init imx_timer_data_init(void) imxtm.reg_tcn = V2_TCN; imxtm.reg_tcmp = V2_TCMP; imxtm.gpt_setup_tctl = imx6dl_gpt_setup_tctl; + imxtm.gpt_irq_enable = imx6dl_gpt_irq_enable; + imxtm.gpt_irq_disable = imx6dl_gpt_irq_disable; + imxtm.gpt_irq_acknowledge = imx6dl_gpt_irq_acknowledge; clockevent_mxc.set_next_event = v2_set_next_event; break; default: