Message ID | 1470039140-3801-1-git-send-email-yamada.masahiro@socionext.com |
---|---|
State | New |
Headers | show |
Hi Arnd, 2016-08-01 17:26 GMT+09:00 Masahiro Yamada <yamada.masahiro@socionext.com>: > Hi Marc, > > 2016-08-01 17:18 GMT+09:00 Marc Zyngier <marc.zyngier@arm.com>: >> Please keep me cc-ed on this. > > Sorry, I automate patch-posting, but scripts/get_maintainer.pl > did not pick you up. Also, I forgot to cc you explicitly. > > >> On 01/08/16 09:12, Masahiro Yamada wrote: >>> Since commit 1e2a7d78499e ("irqdomain: Don't set type when mapping >>> an IRQ"), the interrupt type is strictly checked. Without this >>> patch, this board would not boot any more. >>> >>> Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.txt >>> says that the 3rd cell should be either 1 (edge) or 4 (level) >>> depending on the trigger type. As the CA72 Generic Timer provides >>> active-low interrupts, the value of the 3rd cell should be 4. >>> >>> Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com> >>> Suggested-by: Marc Zyngier <marc.zyngier@arm.com> >>> --- >>> Arnd, Olof, >>> >>> I guess you are about to send pull-reqs for v4.8 cycle. >>> Could you include this one in them? >>> After IRQ updates for 4.8 were merged, my board would not >>> boot at all. I consulted experts and looks like my DT >>> was wrong. >>> >>> I could do this after -rc1 is out because it is apparently a >>> bug fix, but in that case the for-next branch in ASOC will be >>> broken for me, which would make bisect-ability difficult for me. >> >> I have a patch that addresses all platforms in one go (there is really >> no point in fixing one at a time for a bug that is so widespread). >> >> I'll repost it later today. >> > > That'll be fine. > Thank you! > > > Arnd, Olof: > Please disregard this one. > Oh Dear. Did you apply this one? This was replaced with Marc'one: https://patchwork.kernel.org/patch/9254183/ Is it too late? -- Best Regards Masahiro Yamada -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
On Thursday, August 11, 2016 11:25:30 AM CEST Masahiro Yamada wrote: > 2016-08-01 17:26 GMT+09:00 Masahiro Yamada <yamada.masahiro@socionext.com>: > >>> I could do this after -rc1 is out because it is apparently a > >>> bug fix, but in that case the for-next branch in ASOC will be > >>> broken for me, which would make bisect-ability difficult for me. > >> > >> I have a patch that addresses all platforms in one go (there is really > >> no point in fixing one at a time for a bug that is so widespread). > >> > >> I'll repost it later today. > >> > > > > That'll be fine. > > Thank you! > > > > > > Arnd, Olof: > > Please disregard this one. > > > > Oh Dear. > Did you apply this one? > > This was replaced with Marc'one: > https://patchwork.kernel.org/patch/9254183/ Thanks for letting me know so quickly of my mistake, I was able to back out the commit from the fixes branch as it was right at the top. Arnd -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
diff --git a/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi b/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi index fd1af50..bafbcce 100644 --- a/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi +++ b/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi @@ -117,10 +117,7 @@ timer { compatible = "arm,armv8-timer"; - interrupts = <1 13 0xf01>, - <1 14 0xf01>, - <1 11 0xf01>, - <1 10 0xf01>; + interrupts = <1 13 4>, <1 14 4>, <1 11 4>, <1 10 4>; }; soc {
Since commit 1e2a7d78499e ("irqdomain: Don't set type when mapping an IRQ"), the interrupt type is strictly checked. Without this patch, this board would not boot any more. Documentation/devicetree/bindings/interrupt-controller/arm,gic-v3.txt says that the 3rd cell should be either 1 (edge) or 4 (level) depending on the trigger type. As the CA72 Generic Timer provides active-low interrupts, the value of the 3rd cell should be 4. Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com> Suggested-by: Marc Zyngier <marc.zyngier@arm.com> --- Arnd, Olof, I guess you are about to send pull-reqs for v4.8 cycle. Could you include this one in them? After IRQ updates for 4.8 were merged, my board would not boot at all. I consulted experts and looks like my DT was wrong. I could do this after -rc1 is out because it is apparently a bug fix, but in that case the for-next branch in ASOC will be broken for me, which would make bisect-ability difficult for me. arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi | 5 +---- 1 file changed, 1 insertion(+), 4 deletions(-) -- 1.9.1 -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html