Message ID | 1412113785-21525-32-git-send-email-greg.bellows@linaro.org |
---|---|
State | New |
Headers | show |
I have fixed-up some of the bank definitions and names so they more accurately match the ARMv8 mappings. In next version. On 30 September 2014 16:49, Greg Bellows <greg.bellows@linaro.org> wrote: > From: Fabian Aggeler <aggelerf@ethz.ch> > > When EL3 is running in Aarch32 (or ARMv7 with Security Extensions) > FCSEIDR, CONTEXTIDR, TPIDRURW, TPIDRURO and TPIDRPRW have a secure > and a non-secure instance. > > Signed-off-by: Fabian Aggeler <aggelerf@ethz.ch> > Signed-off-by: Greg Bellows <greg.bellows@linaro.org> > > -------------- > v3 -> v4 > - Fix tpidrprw mapping > --- > target-arm/cpu.h | 45 ++++++++++++++++++++++++++++++++++++++++----- > target-arm/helper.c | 36 ++++++++++++++++++++++++------------ > 2 files changed, 64 insertions(+), 17 deletions(-) > > diff --git a/target-arm/cpu.h b/target-arm/cpu.h > index 7a8eaef..7d27c69 100644 > --- a/target-arm/cpu.h > +++ b/target-arm/cpu.h > @@ -322,11 +322,46 @@ typedef struct CPUARMState { > uint64_t vbar_el[4]; > }; > uint64_t mvbar; /* (monitor) vector base address register */ > - uint32_t c13_fcse; /* FCSE PID. */ > - uint64_t contextidr_el1; /* Context ID. */ > - uint64_t tpidr_el0; /* User RW Thread register. */ > - uint64_t tpidrro_el0; /* User RO Thread register. */ > - uint64_t tpidr_el1; /* Privileged Thread register. */ > + struct { /* FCSE PID. */ > + uint32_t c13_fcseidr_ns; > + uint32_t c13_fcseidr_s; > + }; > + union { /* Context ID. */ > + struct { > + uint64_t contextidr_ns; > + uint64_t contextidr_s; > + }; > + struct { > + uint64_t contextidr_el1; > + }; > + }; > + union { /* User RW Thread register. */ > + struct { > + uint64_t tpidrurw_ns; > + uint64_t tpidrurw_s; > + }; > + struct { > + uint64_t tpidr_el0; > + }; > + }; > + union { /* User RO Thread register. */ > + struct { > + uint64_t tpidruro_ns; > + uint64_t tpidruro_s; > + }; > + struct { > + uint64_t tpidrro_el0; > + }; > + }; > + union { /* Privileged Thread register. */ > + struct { > + uint64_t tpidrprw_ns; > + uint64_t tpidrprw_s; > + }; > + struct { > + uint64_t tpidr_el1; > + }; > + }; > uint64_t c14_cntfrq; /* Counter Frequency register */ > uint64_t c14_cntkctl; /* Timer Control register */ > ARMGenericTimer c14_timer[NUM_GTIMERS]; > diff --git a/target-arm/helper.c b/target-arm/helper.c > index e91a019..8d9563f 100644 > --- a/target-arm/helper.c > +++ b/target-arm/helper.c > @@ -420,12 +420,15 @@ static void tlbimvaa_is_write(CPUARMState *env, > const ARMCPRegInfo *ri, > > static const ARMCPRegInfo cp_reginfo[] = { > { .name = "FCSEIDR", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 > = 0, > - .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, > cp15.c13_fcse), > + .access = PL1_RW, > + .bank_fieldoffsets = { offsetof(CPUARMState, cp15.c13_fcseidr_s), > + offsetof(CPUARMState, cp15.c13_fcseidr_ns) }, > .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, }, > - { .name = "CONTEXTIDR", .state = ARM_CP_STATE_BOTH, > - .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, > + { .name = "CONTEXTIDR", > + .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, > .access = PL1_RW, > - .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el1), > + .bank_fieldoffsets = { offsetof(CPUARMState, cp15.contextidr_s), > + offsetof(CPUARMState, cp15.contextidr_ns) }, > .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = > raw_write, }, > REGINFO_SENTINEL > }; > @@ -1042,21 +1045,25 @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { > .access = PL0_RW, > .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el0), .resetvalue = > 0 }, > { .name = "TPIDRURW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 > = 2, > - .access = PL0_RW, > - .fieldoffset = offsetoflow32(CPUARMState, cp15.tpidr_el0), > - .resetfn = arm_cp_reset_ignore }, > + .access = PL0_RW, .resetvalue = 0, > + .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrurw_s), > + offsetoflow32(CPUARMState, cp15.tpidrurw_ns) > } }, > { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, > .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, > .access = PL0_R|PL1_W, > .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el0), .resetvalue > = 0 }, > { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 > = 3, > - .access = PL0_R|PL1_W, > - .fieldoffset = offsetoflow32(CPUARMState, cp15.tpidrro_el0), > - .resetfn = arm_cp_reset_ignore }, > - { .name = "TPIDR_EL1", .state = ARM_CP_STATE_BOTH, > + .access = PL0_R|PL1_W, .resetvalue = 0, > + .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), > + offsetoflow32(CPUARMState, cp15.tpidruro_ns) > } }, > + { .name = "TPIDR_EL1", .state = ARM_CP_STATE_AA64, > .opc0 = 3, .opc1 = 0, .opc2 = 4, .crn = 13, .crm = 0, > .access = PL1_RW, > .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el1), .resetvalue = > 0 }, > + { .name = "TPIDRPRW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 > = 4, > + .access = PL1_RW, .resetvalue = 0, > + .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrprw_s), > + offsetoflow32(CPUARMState, cp15.tpidrprw_ns) > } }, > REGINFO_SENTINEL > }; > > @@ -2324,6 +2331,11 @@ static const ARMCPRegInfo v8_cp_reginfo[] = { > .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, > .access = PL1_RW, .writefn = csselr_write, .resetvalue = 0, > .fieldoffset = offsetof(CPUARMState, cp15.csselr_el1) }, > + { .name = "CONTEXTIDR_EL1", .state = ARM_CP_STATE_AA64, > + .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, > + .access = PL1_RW, > + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el1), > + .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = > raw_write }, > REGINFO_SENTINEL > }; > > @@ -5132,7 +5144,7 @@ static inline int get_phys_addr(CPUARMState *env, > target_ulong address, > > /* Fast Context Switch Extension. */ > if (address < 0x02000000) > - address += env->cp15.c13_fcse; > + address += A32_BANKED_CURRENT_REG_GET(env, c13_fcseidr); > > if ((sctlr & SCTLR_M) == 0) { > /* MMU/MPU disabled. */ > -- > 1.8.3.2 > >
diff --git a/target-arm/cpu.h b/target-arm/cpu.h index 7a8eaef..7d27c69 100644 --- a/target-arm/cpu.h +++ b/target-arm/cpu.h @@ -322,11 +322,46 @@ typedef struct CPUARMState { uint64_t vbar_el[4]; }; uint64_t mvbar; /* (monitor) vector base address register */ - uint32_t c13_fcse; /* FCSE PID. */ - uint64_t contextidr_el1; /* Context ID. */ - uint64_t tpidr_el0; /* User RW Thread register. */ - uint64_t tpidrro_el0; /* User RO Thread register. */ - uint64_t tpidr_el1; /* Privileged Thread register. */ + struct { /* FCSE PID. */ + uint32_t c13_fcseidr_ns; + uint32_t c13_fcseidr_s; + }; + union { /* Context ID. */ + struct { + uint64_t contextidr_ns; + uint64_t contextidr_s; + }; + struct { + uint64_t contextidr_el1; + }; + }; + union { /* User RW Thread register. */ + struct { + uint64_t tpidrurw_ns; + uint64_t tpidrurw_s; + }; + struct { + uint64_t tpidr_el0; + }; + }; + union { /* User RO Thread register. */ + struct { + uint64_t tpidruro_ns; + uint64_t tpidruro_s; + }; + struct { + uint64_t tpidrro_el0; + }; + }; + union { /* Privileged Thread register. */ + struct { + uint64_t tpidrprw_ns; + uint64_t tpidrprw_s; + }; + struct { + uint64_t tpidr_el1; + }; + }; uint64_t c14_cntfrq; /* Counter Frequency register */ uint64_t c14_cntkctl; /* Timer Control register */ ARMGenericTimer c14_timer[NUM_GTIMERS]; diff --git a/target-arm/helper.c b/target-arm/helper.c index e91a019..8d9563f 100644 --- a/target-arm/helper.c +++ b/target-arm/helper.c @@ -420,12 +420,15 @@ static void tlbimvaa_is_write(CPUARMState *env, const ARMCPRegInfo *ri, static const ARMCPRegInfo cp_reginfo[] = { { .name = "FCSEIDR", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 0, - .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.c13_fcse), + .access = PL1_RW, + .bank_fieldoffsets = { offsetof(CPUARMState, cp15.c13_fcseidr_s), + offsetof(CPUARMState, cp15.c13_fcseidr_ns) }, .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, }, - { .name = "CONTEXTIDR", .state = ARM_CP_STATE_BOTH, - .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, + { .name = "CONTEXTIDR", + .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, .access = PL1_RW, - .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el1), + .bank_fieldoffsets = { offsetof(CPUARMState, cp15.contextidr_s), + offsetof(CPUARMState, cp15.contextidr_ns) }, .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, }, REGINFO_SENTINEL }; @@ -1042,21 +1045,25 @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { .access = PL0_RW, .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el0), .resetvalue = 0 }, { .name = "TPIDRURW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 2, - .access = PL0_RW, - .fieldoffset = offsetoflow32(CPUARMState, cp15.tpidr_el0), - .resetfn = arm_cp_reset_ignore }, + .access = PL0_RW, .resetvalue = 0, + .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrurw_s), + offsetoflow32(CPUARMState, cp15.tpidrurw_ns) } }, { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, .access = PL0_R|PL1_W, .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el0), .resetvalue = 0 }, { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3, - .access = PL0_R|PL1_W, - .fieldoffset = offsetoflow32(CPUARMState, cp15.tpidrro_el0), - .resetfn = arm_cp_reset_ignore }, - { .name = "TPIDR_EL1", .state = ARM_CP_STATE_BOTH, + .access = PL0_R|PL1_W, .resetvalue = 0, + .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), + offsetoflow32(CPUARMState, cp15.tpidruro_ns) } }, + { .name = "TPIDR_EL1", .state = ARM_CP_STATE_AA64, .opc0 = 3, .opc1 = 0, .opc2 = 4, .crn = 13, .crm = 0, .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el1), .resetvalue = 0 }, + { .name = "TPIDRPRW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 4, + .access = PL1_RW, .resetvalue = 0, + .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrprw_s), + offsetoflow32(CPUARMState, cp15.tpidrprw_ns) } }, REGINFO_SENTINEL }; @@ -2324,6 +2331,11 @@ static const ARMCPRegInfo v8_cp_reginfo[] = { .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, .access = PL1_RW, .writefn = csselr_write, .resetvalue = 0, .fieldoffset = offsetof(CPUARMState, cp15.csselr_el1) }, + { .name = "CONTEXTIDR_EL1", .state = ARM_CP_STATE_AA64, + .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, + .access = PL1_RW, + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el1), + .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write }, REGINFO_SENTINEL }; @@ -5132,7 +5144,7 @@ static inline int get_phys_addr(CPUARMState *env, target_ulong address, /* Fast Context Switch Extension. */ if (address < 0x02000000) - address += env->cp15.c13_fcse; + address += A32_BANKED_CURRENT_REG_GET(env, c13_fcseidr); if ((sctlr & SCTLR_M) == 0) { /* MMU/MPU disabled. */