diff mbox series

dt-bindings: memory: ti-emif: add edac support under emif

Message ID 1518542129-25813-1-git-send-email-t-kristo@ti.com
State New
Headers show
Series dt-bindings: memory: ti-emif: add edac support under emif | expand

Commit Message

Tero Kristo Feb. 13, 2018, 5:15 p.m. UTC
Certain revisions of the TI EMIF IP contain ECC support in them. Reflect
this in the DT binding. Also, add interrupts property as a required
property for the emif controller, as all revisions of the emif IP contain
interrupt support; this might remain unused by the kernel driver though.

Signed-off-by: Tero Kristo <t-kristo@ti.com>

---
 .../devicetree/bindings/memory-controllers/ti/emif.txt      | 13 ++++++++++++-
 1 file changed, 12 insertions(+), 1 deletion(-)

-- 
1.9.1

--
Texas Instruments Finland Oy, Porkkalankatu 22, 00180 Helsinki. Y-tunnus/Business ID: 0615521-4. Kotipaikka/Domicile: Helsinki
--
To unsubscribe from this list: send the line "unsubscribe linux-omap" in
the body of a message to majordomo@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html

Comments

Tero Kristo Feb. 21, 2018, 7 p.m. UTC | #1
On 20/02/18 17:52, Rob Herring wrote:
> On Mon, Feb 19, 2018 at 12:21 AM, Tero Kristo <t-kristo@ti.com> wrote:

>> On 19/02/18 05:10, Rob Herring wrote:

>>>

>>> On Tue, Feb 13, 2018 at 07:15:29PM +0200, Tero Kristo wrote:

>>>>

>>>> Certain revisions of the TI EMIF IP contain ECC support in them. Reflect

>>>> this in the DT binding. Also, add interrupts property as a required

>>>> property for the emif controller, as all revisions of the emif IP contain

>>>> interrupt support; this might remain unused by the kernel driver though.

>>>>

>>>> Signed-off-by: Tero Kristo <t-kristo@ti.com>

>>>> ---

>>>>    .../devicetree/bindings/memory-controllers/ti/emif.txt      | 13

>>>> ++++++++++++-

>>>>    1 file changed, 12 insertions(+), 1 deletion(-)

>>>>

>>>> diff --git

>>>> a/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>> b/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>> index 621b41c..87022a9 100644

>>>> --- a/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>> +++ b/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>> @@ -3,7 +3,9 @@

>>>>    EMIF - External Memory Interface - is an SDRAM controller used in

>>>>    TI SoCs. EMIF supports, based on the IP revision, one or more of

>>>>    DDR2/DDR3/LPDDR2 protocols. This binding describes a given instance

>>>> -of the EMIF IP and memory parts attached to it.

>>>> +of the EMIF IP and memory parts attached to it. Certain revisions

>>>> +of the EMIF controller also contain optional ECC support, which

>>>> +corrects one bit errors and detects two bit errors.

>>>>      Required properties:

>>>>    - compatible  : Should be of the form "ti,emif-<ip-rev>" where <ip-rev>

>>>> @@ -11,6 +13,8 @@ Required properties:

>>>>      compatible should be one of the following:

>>>>               "ti,emif-am3352"

>>>>               "ti,emif-am4372"

>>>> +            "ti,emif-dra7xx"

>>>> +            "ti,emif-keystone"

>>>>      - phy-type  : <u32> indicating the DDR phy type. Following are the

>>>>      allowed values

>>>> @@ -22,6 +26,7 @@ Required properties:

>>>>    - ti,hwmods   : For TI hwmods processing and omap device creation

>>>>      the value shall be "emif<n>" where <n> is the number of the EMIF

>>>>      instance with base 1.

>>>> +- interrupts   : interrupt used by the controller

>>>

>>>

>>> Only for the new compatibles?

>>

>>

>> I added this as required property for all, as all EMIF versions actually do

>> have IRQ. Should this still be marked as optional as only certain versions

>> of the driver use it? On am3/am4 only it is optional right now, and not used

>> by the existing driver. On omap4 and omap5 it is required also (list of

>> compatibles for the binding seem to be missing these actually; ti,emif-4d

>> and ti,emif-4d5.)

>>

>> Either way, I can mark this as optional property for am3/am4 if you want (I

>> actually asked this already before but did not get clear response), what is

>> your final take on this?

> 

> Okay. I'm fine if it is required. You're going to update all the dts

> files, right?


Yeah, I will post patches for those, thanks for review.

-Tero

> 

> Reviewed-by: Rob Herring <robh@kernel.org>

> 


--
Texas Instruments Finland Oy, Porkkalankatu 22, 00180 Helsinki. Y-tunnus/Business ID: 0615521-4. Kotipaikka/Domicile: Helsinki
--
To unsubscribe from this list: send the line "unsubscribe linux-omap" in
the body of a message to majordomo@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html
Tero Kristo March 8, 2018, 9:32 a.m. UTC | #2
On 26/02/18 01:40, Santosh Shilimkar wrote:
> 

> On 2/21/2018 11:00 AM, Tero Kristo wrote:

>> On 20/02/18 17:52, Rob Herring wrote:

>>> On Mon, Feb 19, 2018 at 12:21 AM, Tero Kristo <t-kristo@ti.com> wrote:

>>>> On 19/02/18 05:10, Rob Herring wrote:

>>>>>

>>>>> On Tue, Feb 13, 2018 at 07:15:29PM +0200, Tero Kristo wrote:

>>>>>>

>>>>>> Certain revisions of the TI EMIF IP contain ECC support in them. 

>>>>>> Reflect

>>>>>> this in the DT binding. Also, add interrupts property as a required

>>>>>> property for the emif controller, as all revisions of the emif IP 

>>>>>> contain

>>>>>> interrupt support; this might remain unused by the kernel driver 

>>>>>> though.

>>>>>>

>>>>>> Signed-off-by: Tero Kristo <t-kristo@ti.com>

>>>>>> ---

>>>>>>    .../devicetree/bindings/memory-controllers/ti/emif.txt      | 13

>>>>>> ++++++++++++-

>>>>>>    1 file changed, 12 insertions(+), 1 deletion(-)

>>>>>>

>>>>>> diff --git

>>>>>> a/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>>>> b/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>>>> index 621b41c..87022a9 100644

>>>>>> --- 

>>>>>> a/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>>>> +++ 

>>>>>> b/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt

>>>>>> @@ -3,7 +3,9 @@

>>>>>>    EMIF - External Memory Interface - is an SDRAM controller used in

>>>>>>    TI SoCs. EMIF supports, based on the IP revision, one or more of

>>>>>>    DDR2/DDR3/LPDDR2 protocols. This binding describes a given 

>>>>>> instance

>>>>>> -of the EMIF IP and memory parts attached to it.

>>>>>> +of the EMIF IP and memory parts attached to it. Certain revisions

>>>>>> +of the EMIF controller also contain optional ECC support, which

>>>>>> +corrects one bit errors and detects two bit errors.

>>>>>>      Required properties:

>>>>>>    - compatible  : Should be of the form "ti,emif-<ip-rev>" where 

>>>>>> <ip-rev>

>>>>>> @@ -11,6 +13,8 @@ Required properties:

>>>>>>      compatible should be one of the following:

>>>>>>               "ti,emif-am3352"

>>>>>>               "ti,emif-am4372"

>>>>>> +            "ti,emif-dra7xx"

>>>>>> +            "ti,emif-keystone"

>>>>>>      - phy-type  : <u32> indicating the DDR phy type. Following 

>>>>>> are the

>>>>>>      allowed values

>>>>>> @@ -22,6 +26,7 @@ Required properties:

>>>>>>    - ti,hwmods   : For TI hwmods processing and omap device creation

>>>>>>      the value shall be "emif<n>" where <n> is the number of the EMIF

>>>>>>      instance with base 1.

>>>>>> +- interrupts   : interrupt used by the controller

>>>>>

>>>>>

>>>>> Only for the new compatibles?

>>>>

>>>>

>>>> I added this as required property for all, as all EMIF versions 

>>>> actually do

>>>> have IRQ. Should this still be marked as optional as only certain 

>>>> versions

>>>> of the driver use it? On am3/am4 only it is optional right now, and 

>>>> not used

>>>> by the existing driver. On omap4 and omap5 it is required also (list of

>>>> compatibles for the binding seem to be missing these actually; 

>>>> ti,emif-4d

>>>> and ti,emif-4d5.)

>>>>

>>>> Either way, I can mark this as optional property for am3/am4 if you 

>>>> want (I

>>>> actually asked this already before but did not get clear response), 

>>>> what is

>>>> your final take on this?

>>>

>>> Okay. I'm fine if it is required. You're going to update all the dts

>>> files, right?

>>

>> Yeah, I will post patches for those, thanks for review.

>>

> Let me know if you have already posted the follow up series ?


Anybody planning to pick this patch for merge? Tony/Santosh?

-Tero
--
Texas Instruments Finland Oy, Porkkalankatu 22, 00180 Helsinki. Y-tunnus/Business ID: 0615521-4. Kotipaikka/Domicile: Helsinki
--
To unsubscribe from this list: send the line "unsubscribe linux-omap" in
the body of a message to majordomo@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html
diff mbox series

Patch

diff --git a/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt b/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt
index 621b41c..87022a9 100644
--- a/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt
+++ b/Documentation/devicetree/bindings/memory-controllers/ti/emif.txt
@@ -3,7 +3,9 @@ 
 EMIF - External Memory Interface - is an SDRAM controller used in
 TI SoCs. EMIF supports, based on the IP revision, one or more of
 DDR2/DDR3/LPDDR2 protocols. This binding describes a given instance
-of the EMIF IP and memory parts attached to it.
+of the EMIF IP and memory parts attached to it. Certain revisions
+of the EMIF controller also contain optional ECC support, which
+corrects one bit errors and detects two bit errors.
 
 Required properties:
 - compatible	: Should be of the form "ti,emif-<ip-rev>" where <ip-rev>
@@ -11,6 +13,8 @@  Required properties:
   compatible should be one of the following:
   	     "ti,emif-am3352"
 	     "ti,emif-am4372"
+	     "ti,emif-dra7xx"
+	     "ti,emif-keystone"
 
 - phy-type	: <u32> indicating the DDR phy type. Following are the
   allowed values
@@ -22,6 +26,7 @@  Required properties:
 - ti,hwmods	: For TI hwmods processing and omap device creation
   the value shall be "emif<n>" where <n> is the number of the EMIF
   instance with base 1.
+- interrupts	: interrupt used by the controller
 
 Required only for "ti,emif-am3352" and "ti,emif-am4372":
 - sram			: Phandles for generic sram driver nodes,
@@ -71,3 +76,9 @@  emif: emif@4c000000 {
         sram = <&pm_sram_code
                 &pm_sram_data>;
 };
+
+emif1: emif@4c000000 {
+	compatible = "ti,emif-dra7xx";
+	reg = <0x4c000000 0x200>;
+	interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
+};