Message ID | 20230520054510.68822-2-philmd@linaro.org |
---|---|
State | Accepted |
Commit | 9b29697fefa59431984aed9118e6fc062da0ee10 |
Headers | show |
Series | hw/riscv/opentitan: Correct QOM type/size of OpenTitanState | expand |
On 5/20/23 02:45, Philippe Mathieu-Daudé wrote: > Follow QOM style which declares FOO_init() as instance > initializer and FOO_class_init() as class initializer: > rename the OpenTitan machine class/instance init() > accordingly. > > Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> > --- Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> > hw/riscv/opentitan.c | 8 ++++---- > 1 file changed, 4 insertions(+), 4 deletions(-) > > diff --git a/hw/riscv/opentitan.c b/hw/riscv/opentitan.c > index bc678766e7..2d21ee39c5 100644 > --- a/hw/riscv/opentitan.c > +++ b/hw/riscv/opentitan.c > @@ -75,7 +75,7 @@ static const MemMapEntry ibex_memmap[] = { > [IBEX_DEV_FLASH_VIRTUAL] = { 0x80000000, 0x80000 }, > }; > > -static void opentitan_board_init(MachineState *machine) > +static void opentitan_machine_init(MachineState *machine) > { > MachineClass *mc = MACHINE_GET_CLASS(machine); > const MemMapEntry *memmap = ibex_memmap; > @@ -108,17 +108,17 @@ static void opentitan_board_init(MachineState *machine) > } > } > > -static void opentitan_machine_init(MachineClass *mc) > +static void opentitan_machine_class_init(MachineClass *mc) > { > mc->desc = "RISC-V Board compatible with OpenTitan"; > - mc->init = opentitan_board_init; > + mc->init = opentitan_machine_init; > mc->max_cpus = 1; > mc->default_cpu_type = TYPE_RISCV_CPU_IBEX; > mc->default_ram_id = "riscv.lowrisc.ibex.ram"; > mc->default_ram_size = ibex_memmap[IBEX_DEV_RAM].size; > } > > -DEFINE_MACHINE("opentitan", opentitan_machine_init) > +DEFINE_MACHINE("opentitan", opentitan_machine_class_init) > > static void lowrisc_ibex_soc_init(Object *obj) > {
On Sat, May 20, 2023 at 3:47 PM Philippe Mathieu-Daudé <philmd@linaro.org> wrote: > > Follow QOM style which declares FOO_init() as instance > initializer and FOO_class_init() as class initializer: > rename the OpenTitan machine class/instance init() > accordingly. > > Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Alistair > --- > hw/riscv/opentitan.c | 8 ++++---- > 1 file changed, 4 insertions(+), 4 deletions(-) > > diff --git a/hw/riscv/opentitan.c b/hw/riscv/opentitan.c > index bc678766e7..2d21ee39c5 100644 > --- a/hw/riscv/opentitan.c > +++ b/hw/riscv/opentitan.c > @@ -75,7 +75,7 @@ static const MemMapEntry ibex_memmap[] = { > [IBEX_DEV_FLASH_VIRTUAL] = { 0x80000000, 0x80000 }, > }; > > -static void opentitan_board_init(MachineState *machine) > +static void opentitan_machine_init(MachineState *machine) > { > MachineClass *mc = MACHINE_GET_CLASS(machine); > const MemMapEntry *memmap = ibex_memmap; > @@ -108,17 +108,17 @@ static void opentitan_board_init(MachineState *machine) > } > } > > -static void opentitan_machine_init(MachineClass *mc) > +static void opentitan_machine_class_init(MachineClass *mc) > { > mc->desc = "RISC-V Board compatible with OpenTitan"; > - mc->init = opentitan_board_init; > + mc->init = opentitan_machine_init; > mc->max_cpus = 1; > mc->default_cpu_type = TYPE_RISCV_CPU_IBEX; > mc->default_ram_id = "riscv.lowrisc.ibex.ram"; > mc->default_ram_size = ibex_memmap[IBEX_DEV_RAM].size; > } > > -DEFINE_MACHINE("opentitan", opentitan_machine_init) > +DEFINE_MACHINE("opentitan", opentitan_machine_class_init) > > static void lowrisc_ibex_soc_init(Object *obj) > { > -- > 2.38.1 > >
diff --git a/hw/riscv/opentitan.c b/hw/riscv/opentitan.c index bc678766e7..2d21ee39c5 100644 --- a/hw/riscv/opentitan.c +++ b/hw/riscv/opentitan.c @@ -75,7 +75,7 @@ static const MemMapEntry ibex_memmap[] = { [IBEX_DEV_FLASH_VIRTUAL] = { 0x80000000, 0x80000 }, }; -static void opentitan_board_init(MachineState *machine) +static void opentitan_machine_init(MachineState *machine) { MachineClass *mc = MACHINE_GET_CLASS(machine); const MemMapEntry *memmap = ibex_memmap; @@ -108,17 +108,17 @@ static void opentitan_board_init(MachineState *machine) } } -static void opentitan_machine_init(MachineClass *mc) +static void opentitan_machine_class_init(MachineClass *mc) { mc->desc = "RISC-V Board compatible with OpenTitan"; - mc->init = opentitan_board_init; + mc->init = opentitan_machine_init; mc->max_cpus = 1; mc->default_cpu_type = TYPE_RISCV_CPU_IBEX; mc->default_ram_id = "riscv.lowrisc.ibex.ram"; mc->default_ram_size = ibex_memmap[IBEX_DEV_RAM].size; } -DEFINE_MACHINE("opentitan", opentitan_machine_init) +DEFINE_MACHINE("opentitan", opentitan_machine_class_init) static void lowrisc_ibex_soc_init(Object *obj) {
Follow QOM style which declares FOO_init() as instance initializer and FOO_class_init() as class initializer: rename the OpenTitan machine class/instance init() accordingly. Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> --- hw/riscv/opentitan.c | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-)