Message ID | 20220303230131.2103-1-shameerali.kolothum.thodi@huawei.com |
---|---|
Headers | show |
Series | vfio/hisilicon: add ACC live migration driver | expand |
[+ Zaibo] > -----Original Message----- > From: Wangzhou (B) > Sent: 04 March 2022 09:03 > To: Shameerali Kolothum Thodi <shameerali.kolothum.thodi@huawei.com>; > kvm@vger.kernel.org; linux-kernel@vger.kernel.org; > linux-crypto@vger.kernel.org > Cc: linux-pci@vger.kernel.org; alex.williamson@redhat.com; jgg@nvidia.com; > cohuck@redhat.com; mgurtovoy@nvidia.com; yishaih@nvidia.com; Linuxarm > <linuxarm@huawei.com>; liulongfang <liulongfang@huawei.com>; Zengtao (B) > <prime.zeng@hisilicon.com>; Jonathan Cameron > <jonathan.cameron@huawei.com> > Subject: Re: [PATCH v8 1/9] crypto: hisilicon/qm: Move the QM header to > include/linux > > > Since we are going to introduce VFIO PCI HiSilicon ACC driver for live > > migration in subsequent patches, move the ACC QM header file to a > > common include dir. > > > > Signed-off-by: Shameer Kolothum > <shameerali.kolothum.thodi@huawei.com> > > Hi Shameer, > > It looks good to me for this movement. > > Acked-by: Zhou Wang <wangzhou1@hisilicon.com> Thanks. [+cc Zaibo] for hpre/sec part. > > > --- > > drivers/crypto/hisilicon/hpre/hpre.h | 2 +- > > drivers/crypto/hisilicon/qm.c | 2 +- > > drivers/crypto/hisilicon/sec2/sec.h | 2 +- > > drivers/crypto/hisilicon/sgl.c | 2 +- > > drivers/crypto/hisilicon/zip/zip.h | 2 +- > > drivers/crypto/hisilicon/qm.h => include/linux/hisi_acc_qm.h | 0 > > 6 files changed, 5 insertions(+), 5 deletions(-) > > rename drivers/crypto/hisilicon/qm.h => include/linux/hisi_acc_qm.h > (100%) > > > > diff --git a/drivers/crypto/hisilicon/hpre/hpre.h > b/drivers/crypto/hisilicon/hpre/hpre.h > > index e0b4a1982ee9..9a0558ed82f9 100644 > > --- a/drivers/crypto/hisilicon/hpre/hpre.h > > +++ b/drivers/crypto/hisilicon/hpre/hpre.h > > @@ -4,7 +4,7 @@ > > #define __HISI_HPRE_H > > > > #include <linux/list.h> > > -#include "../qm.h" > > +#include <linux/hisi_acc_qm.h> > > > > #define HPRE_SQE_SIZE sizeof(struct hpre_sqe) > > #define HPRE_PF_DEF_Q_NUM 64 > > diff --git a/drivers/crypto/hisilicon/qm.c b/drivers/crypto/hisilicon/qm.c > > index c5b84a5ea350..ed23e1d3fa27 100644 > > --- a/drivers/crypto/hisilicon/qm.c > > +++ b/drivers/crypto/hisilicon/qm.c > > @@ -15,7 +15,7 @@ > > #include <linux/uacce.h> > > #include <linux/uaccess.h> > > #include <uapi/misc/uacce/hisi_qm.h> > > -#include "qm.h" > > +#include <linux/hisi_acc_qm.h> > > > > /* eq/aeq irq enable */ > > #define QM_VF_AEQ_INT_SOURCE 0x0 > > diff --git a/drivers/crypto/hisilicon/sec2/sec.h > b/drivers/crypto/hisilicon/sec2/sec.h > > index d97cf02b1df7..c2e9b01187a7 100644 > > --- a/drivers/crypto/hisilicon/sec2/sec.h > > +++ b/drivers/crypto/hisilicon/sec2/sec.h > > @@ -4,7 +4,7 @@ > > #ifndef __HISI_SEC_V2_H > > #define __HISI_SEC_V2_H > > > > -#include "../qm.h" > > +#include <linux/hisi_acc_qm.h> > > #include "sec_crypto.h" > > > > /* Algorithm resource per hardware SEC queue */ > > diff --git a/drivers/crypto/hisilicon/sgl.c b/drivers/crypto/hisilicon/sgl.c > > index 057273769f26..f7efc02b065f 100644 > > --- a/drivers/crypto/hisilicon/sgl.c > > +++ b/drivers/crypto/hisilicon/sgl.c > > @@ -1,9 +1,9 @@ > > // SPDX-License-Identifier: GPL-2.0 > > /* Copyright (c) 2019 HiSilicon Limited. */ > > #include <linux/dma-mapping.h> > > +#include <linux/hisi_acc_qm.h> > > #include <linux/module.h> > > #include <linux/slab.h> > > -#include "qm.h" > > > > #define HISI_ACC_SGL_SGE_NR_MIN 1 > > #define HISI_ACC_SGL_NR_MAX 256 > > diff --git a/drivers/crypto/hisilicon/zip/zip.h > b/drivers/crypto/hisilicon/zip/zip.h > > index 517fdbdff3ea..3dfd3bac5a33 100644 > > --- a/drivers/crypto/hisilicon/zip/zip.h > > +++ b/drivers/crypto/hisilicon/zip/zip.h > > @@ -7,7 +7,7 @@ > > #define pr_fmt(fmt) "hisi_zip: " fmt > > > > #include <linux/list.h> > > -#include "../qm.h" > > +#include <linux/hisi_acc_qm.h> > > > > enum hisi_zip_error_type { > > /* negative compression */ > > diff --git a/drivers/crypto/hisilicon/qm.h b/include/linux/hisi_acc_qm.h > > similarity index 100% > > rename from drivers/crypto/hisilicon/qm.h > > rename to include/linux/hisi_acc_qm.h > >
On Thu, Mar 03, 2022 at 11:01:31PM +0000, Shameer Kolothum wrote: > Register private handler for pci_error_handlers.reset_done and update > state accordingly. > > Signed-off-by: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> > --- > .../vfio/pci/hisilicon/hisi_acc_vfio_pci.c | 57 ++++++++++++++++++- > .../vfio/pci/hisilicon/hisi_acc_vfio_pci.h | 4 +- > 2 files changed, 57 insertions(+), 4 deletions(-) It looks OK to me Reviewed-by: Jason Gunthorpe <jgg@nvidia.com> Jason